A high-precision time-to-digital converter using a two-level conversion scheme

被引:61
|
作者
Hwang, CS
Chen, P [1 ]
Tsao, HW
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Natl Taiwan Univ Sci & Technol, Dept Elect Engn, Taipei 10617, Taiwan
关键词
delay-locked loop; time-to-digital converter (TDC); vernier delay line;
D O I
10.1109/TNS.2004.832902
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a design of time-to-digital converter (TDC) using a two-level conversion scheme. The first level is accomplished by a multi-phase sampling technique with the aid of delay-locked loop (DLL). Then the input signal and its adjacent sampling clock are manipulated and sent into a vernier delay line (VDL) sampling circuit at the second level. The proposed TDC can provide high resolution with less hardware compared to one,level VDL sampling circuit with the same dynamic range. A new architecture of dual DLL circuit is also implemented to stabilize delay control against process and ambient variations. A test chip is designed and fabricated in 0.35-mum logic technology. With an input reference clock within 130 to 160 MHz, the TDC achieves 24 to 30 ps resolution. The DNL is less than +/-0.55 LSB and INL is within +1 to -1.5 LSB.
引用
收藏
页码:1349 / 1352
页数:4
相关论文
共 50 条
  • [41] A High-Resolution Time-to-Digital Converter on FPGA Using Dynamic Reconfiguration
    Daigneault, Marc-Andre
    David, Jean Pierre
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (06) : 2070 - 2079
  • [42] A Low-Cost FPGA-Based Coarse-Fine Counting Time-to-Digital Converter With External High-Precision Reference Clock
    Yu, Xin
    Chang, Songtao
    Li, Weishi
    Xia, Haojie
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [43] A 8bit two stage time-to-digital converter using time difference amplifier
    Mandai, Shingo
    Nakura, Toru
    Ikeda, Makoto
    Asada, Kunihiro
    IEICE ELECTRONICS EXPRESS, 2010, 7 (13): : 943 - 948
  • [44] HIGH-PRECISION DIGITAL ACQUISITION USING A LOW-RESOLUTION ANALOG-TO-DIGITAL CONVERTER
    DEMING, SN
    PARDUE, HL
    ANALYTICAL CHEMISTRY, 1970, 42 (12) : 1466 - &
  • [45] A Robust Time-to-Digital Converter Design with High Precision for Underwater Vehicle System Clock Synchronization and Sensing
    Lou, Pang-Yen
    Chao, Kuan-Yu
    Wang, Chua-Chin
    2019 IEEE UNDERWATER TECHNOLOGY (UT), 2019,
  • [46] NoC communication strategies using time-to-digital conversion
    D'Alessandro, Crescenzo
    Minas, Nikolaos
    Heron, Keith
    Kinniment, David
    Yakovlev, Alex
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 65 - +
  • [47] Design of a High-Resolution Time-to-Digital Converter Chip
    Jiang, Anping
    Niu, Yanbo
    Guo, Xiao
    Hu, Guicai
    Wu, Xiaojing
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 921 - 923
  • [48] The Design of a 0.15 ps High Resolution Time-to-Digital Converter
    Lee, Jongsuk
    Moon, Yong
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 334 - 341
  • [49] Successive Approximation Time-to-Digital Converter with Vernier-level Resolution
    Jiang, Richen
    Li, Congbing
    Yang, MingCong
    Kobayashi, Haruo
    Ozawa, Yuki
    Tsukiji, Nobukazu
    Hirano, Mayu
    Shiota, Ryoji
    Hatayama, Kazumi
    PROCEEDINGS OF THE 2016 IEEE 21ST INTERNATIONAL MIXED-SIGNALS TEST WORKSHOP (IMSTW), 2016,
  • [50] Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time
    Young Jun Park
    Fei Yuan
    Analog Integrated Circuits and Signal Processing, 2017, 91 : 385 - 398