A high-precision time-to-digital converter using a two-level conversion scheme

被引:61
|
作者
Hwang, CS
Chen, P [1 ]
Tsao, HW
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Natl Taiwan Univ Sci & Technol, Dept Elect Engn, Taipei 10617, Taiwan
关键词
delay-locked loop; time-to-digital converter (TDC); vernier delay line;
D O I
10.1109/TNS.2004.832902
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a design of time-to-digital converter (TDC) using a two-level conversion scheme. The first level is accomplished by a multi-phase sampling technique with the aid of delay-locked loop (DLL). Then the input signal and its adjacent sampling clock are manipulated and sent into a vernier delay line (VDL) sampling circuit at the second level. The proposed TDC can provide high resolution with less hardware compared to one,level VDL sampling circuit with the same dynamic range. A new architecture of dual DLL circuit is also implemented to stabilize delay control against process and ambient variations. A test chip is designed and fabricated in 0.35-mum logic technology. With an input reference clock within 130 to 160 MHz, the TDC achieves 24 to 30 ps resolution. The DNL is less than +/-0.55 LSB and INL is within +1 to -1.5 LSB.
引用
收藏
页码:1349 / 1352
页数:4
相关论文
共 50 条
  • [31] A high-resolution stochastic time-to-digital converter with edge-interchange scheme
    Wang, Zixuan
    Wu, Jianhui
    Ji, Xincun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (09):
  • [32] A Two-Step Time-to-Digital Converter using Ring Oscillator Time Amplifier
    Kim, Min
    Son, Kyung-Sub
    Kim, Namhoon
    Rho, Chang Hang
    Kang, Jin-Ku
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 143 - 144
  • [33] A 256-channel, high throughput and precision time-to-digital converter with a decomposition encoding scheme in a Kintex-7 FPGA
    Song, Z.
    Wang, Y.
    Kuang, J.
    JOURNAL OF INSTRUMENTATION, 2018, 13
  • [34] A/D conversion using an asynchronous delta-sigma modulator and a Time-to-Digital converter
    Daniels, Jorg
    Dehaene, Wim
    Steyaert, Michiel
    Wiesbauer, Andreas
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1648 - +
  • [35] High Resolution Time-to-digital Converter for PET Imaging
    Abdallah, Nourhan Gamal
    Rashdan, Mostafa
    Khalaf, Ashraf A. M.
    PROCEEDINGS OF 2020 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMMUNICATION AND COMPUTER ENGINEERING (ITCE), 2020, : 295 - 298
  • [36] A VERSATILE HIGH-QUALITY TIME-TO-DIGITAL CONVERTER
    REVERBERI, R
    PODINI, P
    LENZI, G
    JOURNAL OF PHYSICS E-SCIENTIFIC INSTRUMENTS, 1985, 18 (12): : 1002 - 1006
  • [37] HIGH-PRECISION D/A CONVERTER DEVICE FOR DIGITAL AUDIO
    MASUDA, T
    UEKI, M
    MASAOKA, H
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1992, 38 (03) : 214 - 216
  • [38] A High-Throughput Vernier Time-to-Digital Converter on FPGAs with Improved Resolution Using a Bi-Time Interpolation Scheme
    Xu, Guangbo
    Zha, Bingting
    Xia, Tuanjie
    Zheng, Zhen
    Zhang, He
    APPLIED SCIENCES-BASEL, 2022, 12 (15):
  • [39] CMOS time-to-digital converter based on a pulse-mixing scheme
    Chen, Chun-Chi
    Hwang, Chorng-Sii
    Liu, Keng-Chih
    Chen, Guan-Hong
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2014, 85 (11):
  • [40] Refined metastability characterization using a time-to-digital converter
    Polzer, Thomas
    Huemer, Florian
    Steininger, Andreas
    MICROELECTRONICS RELIABILITY, 2018, 80 : 91 - 99