Line Roughness Improvements on Self-Aligned Quadruple Patterning by Wafer Stress Engineering.

被引:0
|
作者
Liu, Eric [1 ]
Ko, Akiteru [1 ]
Biolsi, Peter [1 ]
Chae, Soo Doo [1 ]
Hsieh, Chia-Yun [1 ]
Kagaya, Munehito [2 ]
Lee, Choongman [2 ]
Moriya, Tsuyoshi [2 ]
Tsujikawa, Shimpei [2 ]
Suzuki, Yusuke [2 ]
Okubo, Kazuya [3 ]
Imai, Kiyotaka [3 ]
机构
[1] TEL Technol Ctr Amer LLC, 255 Fuller Rd,STE 244, Albany, NY 12203 USA
[2] Tokyo Elect Technol Solut Ltd, 650 Mitsuzawa,Hosaka Cho, Nirasaki City, Yamanashi 4070192, Japan
[3] Tokyo Elect Technol Solut Ltd, Minato Ku, Akasaka Biz Tower,5-3-1 Akasaka, Tokyo 1076325, Japan
来源
ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VII | 2018年 / 10589卷
关键词
D O I
10.1117/12.2299618
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In integrated circuit and memory devices, size shrinkage has been the most effective method to reduce production cost and enable the steady increment of the number of transistors per unit area over the past few decades. In order to reduce the die size and feature size, it is necessary to minimize pattern formation in the advance node development. In the node of sub-10nm, extreme ultra violet lithography (EUV) and multi-patterning solutions based on 193nm immersion-lithography are the two most common options to achieve the size requirement. In such small features of line and space pattern, line width roughness (LWR) and line edge roughness (LER) contribute significant amount of process variation that impacts both physical and electrical performances. In this paper, we focus on optimizing the line roughness performance by using wafer stress engineering on 30nm pitch line and space pattern. This pattern is generated by a self-aligned quadruple patterning (SAQP) technique for the potential application of fin formation. Our investigation starts by comparing film materials and stress levels in various processing steps and material selection on SAQP integration scheme. From the cross-matrix comparison, we are able to determine the best stack of film selection and stress combination in order to achieve the lowest line roughness performance while obtaining pattern validity after fin etch. This stack is also used to study the step-by-step line roughness performance from SAQP to fin etch. Finally, we will show a successful patterning of 30nm pitch line and space pattern SAQP scheme with 1nm line roughness performance.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Self-Aligned Double Patterning (SADP) Layout Decomposition
    Mirsaeedi, Minoo
    Torres, J. Andres
    Anis, Mohab
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 103 - 109
  • [42] Spectral analysis of sidewall roughness during resist-core self-aligned double patterning integration
    Dupuy, Emmanuel
    Pargon, Erwine
    Fouchier, Marc
    Grampeix, H.
    Pradelles, J.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2016, 34 (05):
  • [43] A Layout Decomposition Algorithm for Self-Aligned Multiple Patterning
    You, Jun
    Liu, Hongyi
    Chen, Yijian
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [44] Understanding the Critical Challenges of Self-Aligned Octuple Patterning
    Yu, Ji
    Xiao, Wei
    Kang, Weiling
    Chen, Yijian
    OPTICAL MICROLITHOGRAPHY XXVII, 2014, 9052
  • [45] Redundant Via Insertion in Self-Aligned Double Patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XI, 2017, 10148
  • [46] New alignment mark designs in single patterning and self-aligned double patterning
    Zhang, Libin
    Dong, Lisong
    Su, Xiaojing
    Wei, Yayi
    Ye, Tianchun
    MICROELECTRONIC ENGINEERING, 2017, 179 : 18 - 24
  • [47] Self-aligned blocking integration demonstration for critical sub-30-nm pitch Mx level patterning with EUV self-aligned double patterning
    Raley, Angelique
    Lee, Joe
    Smith, Jeffrey T.
    Sun, Xinghua
    Farrell, Richard A.
    Shearer, Jeffrey
    Xu, Yongan
    Ko, Akiteru
    Metz, Andrew W.
    Biolsi, Peter
    Devilliers, Anton
    Arnold, John
    Felix, Nelson
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2019, 18 (01):
  • [48] Self-Aligned Blocking Integration Demonstration for Critical sub 30nm pitch Mx Level Patterning with EUV self-aligned double patterning
    Raley, Angelique
    Lee, Joe
    Smith, Jeffrey T.
    Sun, Xinghua
    Farrell, Richard A.
    Shearer, Jeffrey
    Xu, Yongan
    Ko, Akiteru
    Metz, Andrew W.
    Biolsi, Peter
    Devilliers, Anton
    Arnold, John
    Felix, Nelson
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VII, 2018, 10589
  • [49] Multi-Color Approach on Self-Aligned Multiple Patterning for the Single Line Cut Application
    Liu, Eric
    Ko, Akiteru
    Farrell, Richard
    O'Meara, David
    Hsieh, Chia-Yun
    Biolsi, Peter
    NOVEL PATTERNING TECHNOLOGIES 2018, 2018, 10584
  • [50] Application of Self-aligned Quadruple Patterning to Fabrication of Nanoimprint Mold with Sub-12-nm Half-pitch
    Suzuki, Kenta
    Ueda, Tetsuya
    Hiroshima, Hiroshi
    Hayashi, Yoshihiro
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2024, 37 (05) : 475 - 480