Line Roughness Improvements on Self-Aligned Quadruple Patterning by Wafer Stress Engineering.

被引:0
|
作者
Liu, Eric [1 ]
Ko, Akiteru [1 ]
Biolsi, Peter [1 ]
Chae, Soo Doo [1 ]
Hsieh, Chia-Yun [1 ]
Kagaya, Munehito [2 ]
Lee, Choongman [2 ]
Moriya, Tsuyoshi [2 ]
Tsujikawa, Shimpei [2 ]
Suzuki, Yusuke [2 ]
Okubo, Kazuya [3 ]
Imai, Kiyotaka [3 ]
机构
[1] TEL Technol Ctr Amer LLC, 255 Fuller Rd,STE 244, Albany, NY 12203 USA
[2] Tokyo Elect Technol Solut Ltd, 650 Mitsuzawa,Hosaka Cho, Nirasaki City, Yamanashi 4070192, Japan
[3] Tokyo Elect Technol Solut Ltd, Minato Ku, Akasaka Biz Tower,5-3-1 Akasaka, Tokyo 1076325, Japan
来源
ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VII | 2018年 / 10589卷
关键词
D O I
10.1117/12.2299618
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In integrated circuit and memory devices, size shrinkage has been the most effective method to reduce production cost and enable the steady increment of the number of transistors per unit area over the past few decades. In order to reduce the die size and feature size, it is necessary to minimize pattern formation in the advance node development. In the node of sub-10nm, extreme ultra violet lithography (EUV) and multi-patterning solutions based on 193nm immersion-lithography are the two most common options to achieve the size requirement. In such small features of line and space pattern, line width roughness (LWR) and line edge roughness (LER) contribute significant amount of process variation that impacts both physical and electrical performances. In this paper, we focus on optimizing the line roughness performance by using wafer stress engineering on 30nm pitch line and space pattern. This pattern is generated by a self-aligned quadruple patterning (SAQP) technique for the potential application of fin formation. Our investigation starts by comparing film materials and stress levels in various processing steps and material selection on SAQP integration scheme. From the cross-matrix comparison, we are able to determine the best stack of film selection and stress combination in order to achieve the lowest line roughness performance while obtaining pattern validity after fin etch. This stack is also used to study the step-by-step line roughness performance from SAQP to fin etch. Finally, we will show a successful patterning of 30nm pitch line and space pattern SAQP scheme with 1nm line roughness performance.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Process requirement of self-aligned multiple patterning
    Natori, Sakurako
    Yamauchi, Shohei
    Hara, Arisa
    Yamato, Masatohi
    Oyama, Kenichi
    Yaegashi, Hidetami
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXX, 2013, 8682
  • [32] Decomposition Strategies for Self-Aligned Double Patterning
    Ma, Yuansheng
    Sweis, Jason
    Bencher, Chris
    Dai, Huixiong
    Chen, Yongmei
    Cain, Jason P.
    Deng, Yunfei
    Kye, Jongwook
    Levinson, Harry J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
  • [33] Sidewall profile engineering for the reduction of cut exposures in self-aligned pitch division patterning
    Chen, Frederick T.
    Chen, Wei-Su
    Tsai, Ming-Jinn
    Ku, Tzu-Kun
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2014, 13 (01):
  • [34] Measuring self-aligned quadruple patterning pitch walking with scatterometry-based metrology utilizing virtual reference
    Kagalwala, Taher
    Vaid, Alok
    Mahendrakar, Sridhar
    Lenahan, Michael
    Fang, Fang
    Isbester, Paul
    Shifrin, Michael
    Etzioni, Yoav
    Cepler, Aron
    Yellai, Naren
    Dasari, Prasad
    Bozdog, Cornel
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (04):
  • [35] Line edge roughness reduction for EUV self-aligned double patterning by surface modification on spin-on-carbon and tone inversion technique
    Liu, Eric
    Lutker-Lee, Katie
    Lou, Qiaowei
    Chen, Ya-Ming
    Raley, Angelique
    Biolsi, Peter
    Yu, Kai-Hung
    Denbeaux, Gregory
    JOURNAL OF MICRO-NANOPATTERNING MATERIALS AND METROLOGY-JM3, 2021, 20 (02):
  • [36] A Comparative Study of Self-Aligned Quadruple and Sextuple Patterning Techniques for Sub-15nm IC Scaling
    Chen, Yijian
    Kang, Weiling
    Zhang, Pan
    OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
  • [37] A Gridless Approach to the Satisfiability of Self-Aligned Triple Patterning
    Chien, Hsiao-Lei
    Chiu, Mei-Yen
    Jiang, Jie-Hong R.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1251 - 1264
  • [38] Self-Aligned Double-Patterning Aware Legalization
    Xiang, Hua
    Nam, Gi-Joon
    Tellez, Gustavo
    Ramji, Shyam
    Xu, Xiaoqing
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1145 - 1150
  • [39] Analysis of process characteristics of self-aligned multiple patterning
    Chen, Yijian
    Cheng, Qi
    Kang, Weiling
    MICROELECTRONIC ENGINEERING, 2012, 98 : 184 - 188
  • [40] Process optimization and simplification of self-aligned triple patterning
    Chen, Yijian
    MICROELECTRONIC ENGINEERING, 2012, 98 : 590 - 594