Line Roughness Improvements on Self-Aligned Quadruple Patterning by Wafer Stress Engineering.

被引:0
|
作者
Liu, Eric [1 ]
Ko, Akiteru [1 ]
Biolsi, Peter [1 ]
Chae, Soo Doo [1 ]
Hsieh, Chia-Yun [1 ]
Kagaya, Munehito [2 ]
Lee, Choongman [2 ]
Moriya, Tsuyoshi [2 ]
Tsujikawa, Shimpei [2 ]
Suzuki, Yusuke [2 ]
Okubo, Kazuya [3 ]
Imai, Kiyotaka [3 ]
机构
[1] TEL Technol Ctr Amer LLC, 255 Fuller Rd,STE 244, Albany, NY 12203 USA
[2] Tokyo Elect Technol Solut Ltd, 650 Mitsuzawa,Hosaka Cho, Nirasaki City, Yamanashi 4070192, Japan
[3] Tokyo Elect Technol Solut Ltd, Minato Ku, Akasaka Biz Tower,5-3-1 Akasaka, Tokyo 1076325, Japan
关键词
D O I
10.1117/12.2299618
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
In integrated circuit and memory devices, size shrinkage has been the most effective method to reduce production cost and enable the steady increment of the number of transistors per unit area over the past few decades. In order to reduce the die size and feature size, it is necessary to minimize pattern formation in the advance node development. In the node of sub-10nm, extreme ultra violet lithography (EUV) and multi-patterning solutions based on 193nm immersion-lithography are the two most common options to achieve the size requirement. In such small features of line and space pattern, line width roughness (LWR) and line edge roughness (LER) contribute significant amount of process variation that impacts both physical and electrical performances. In this paper, we focus on optimizing the line roughness performance by using wafer stress engineering on 30nm pitch line and space pattern. This pattern is generated by a self-aligned quadruple patterning (SAQP) technique for the potential application of fin formation. Our investigation starts by comparing film materials and stress levels in various processing steps and material selection on SAQP integration scheme. From the cross-matrix comparison, we are able to determine the best stack of film selection and stress combination in order to achieve the lowest line roughness performance while obtaining pattern validity after fin etch. This stack is also used to study the step-by-step line roughness performance from SAQP to fin etch. Finally, we will show a successful patterning of 30nm pitch line and space pattern SAQP scheme with 1nm line roughness performance.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Roughness Improvements on Self-Aligned Quadruple Patterning Technique for 10nm node and beyond by Wafer Stress Engineering
    Liu, Eric
    Ko, Akiteru
    O'Meara, David
    Mohanty, Nihar
    Franke, Elliott
    Pillai, Karthik
    Biolsi, Peter
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VI, 2017, 10149
  • [2] Line Width Roughness Accuracy Analysis during Pattern Transfer in Self-aligned Quadruple Patterning Process
    Lorusso, Gian Francesco
    Inoue, Osamu
    Ohashi, Takeyoshi
    Sanchez, Efrain Altamirano
    Constantoudis, Vassilios
    Koshihara, Shunsuke
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXX, 2016, 9778
  • [3] Advanced In-line Metrology Strategy for Self-Aligned Quadruple Patterning
    Chao, Robin
    Breton, Mary
    L'herron, Benoit
    Mendoza, Brock
    Muthinti, Raja
    Nelson, Florence
    De la Pena, Abraham
    Le, Fee Li
    Miller, Eric
    Sieg, Stuart
    Demarest, James
    Gin, Peter
    Wormington, Matthew
    Cepler, Aron
    Bozdog, Cornel
    Sendelbach, Matthew
    Wolfing, Shay
    Cardinal, Tom
    Kanakasabapathy, Sivananda
    Gaudiello, John
    Felix, Nelson
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXX, 2016, 9778
  • [4] Self-Aligned Block and Fully Self-Aligned Via for iN5 Metal 2 Self-Aligned Quadruple Patterning
    Vincent, Benjamin
    Franke, Joern-Holger
    Juncker, Aurelie
    Lazzarino, Frederic
    Murdoch, Gayle
    Halder, Sandip
    Ervin, Joseph
    EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY IX, 2018, 10583
  • [5] Self-Aligned Quadruple Patterning-Compliant Placement
    Nakajima, Fumiharu
    Kodama, Chikaaki
    Nakayama, Koichi
    Nojima, Shigeki
    Kotani, Toshiya
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY IX, 2015, 9427
  • [6] Self-Aligned Double and Quadruple Patterning Layout Principle
    Nakayama, Koichi
    Kodama, Chikaaki
    Kotani, Toshiya
    Nojima, Shigeki
    Mimotogi, Shoji
    Miyamoto, Shinji
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [7] Self-Aligned Quadruple Patterning-Aware Routing
    Nakajima, Fumiharu
    Kodama, Chikaaki
    Ichikawa, Hirotaka
    Nakayama, Koichi
    Nojima, Shigeki
    Kotani, Toshiya
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [8] Mask Strategy and Layout Decomposition for Self-Aligned Quadruple Patterning
    Kang, Weiling
    Feng, Chen
    Chen, Yijian
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VII, 2013, 8684
  • [9] Characterization and Decomposition of Self-Aligned Quadruple Patterning Friendly Layout
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Topaloglu, Rasit O.
    OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326
  • [10] Accurate Prediction of Interconnect Capacitance In Self-Aligned Quadruple Patterning
    Kanamoto, Toshiki
    Ammo, Hiroaki
    Hasegawa, Takashi
    Kobayashi, Sachiko
    Fukuda, Toshikazu
    Kawano, Masaharu
    2016 IEEE 20TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2016,