On the Analysis and the Mitigation of Power Supply Noise and Power Distribution Network Impedance Variation for Scan-Based Delay Testing Techniques

被引:3
|
作者
Thibeault, Claude [1 ]
Gagnon, Ghyslain [1 ]
机构
[1] Ecole Technol Super, Elect Engn Dept, Montreal, PQ H3C 1K3, Canada
关键词
Intermodulation distortion; power issues; power supply noise (PSN); resonance; scan-based delay testing; DROOP; SOCS;
D O I
10.1109/TVLSI.2018.2817177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we analyze the impact of the power supply noise and the power distribution network (PDN) impedance variation on the timing margin in both modes for ICs with multiple clock domains. We investigate the so-called intermodulation products (IMPs). We show that IMPs are mainly induced by the dependent nature of the transistors. We also provide experimental results showing that scan-based delay testing can be optimistic with respect to the mission mode for maximum achievable nominal frequency prediction, even at lower clock frequencies. We also show that IMPs can induce timing margin fluctuations that can be larger than that of the ones induced by the voltage droop in the test mode. Using an improved HSpice simulation model of a PDN validated by experimental results, we also quantify the timing margin variation due to power noise in the test mode as a function of the clock frequency, including the so-called clock stretching phenomenon. Finally, we propose a robust test signal scheme for multiple clock domain chips. The simulation results reveal that this scheme is less sensitive to PDN impedance variation than that of the most popular existing test schemes, and that it provides timing margins closer to those obtained in the mission mode.
引用
收藏
页码:1377 / 1390
页数:14
相关论文
共 50 条
  • [31] Pattern generation for delay testing and dynamic timing analysis considering power-supply noise effects
    Krstic, A
    Jiang, YM
    Cheng, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) : 416 - 425
  • [32] Scalability Study of PSANDE: Power Supply Analysis for Noise and Delay Estimation
    Rao, Sushmita Kadiyala
    Shivashankar, Bharath
    Robucci, Ryan
    Banerjee, Nilanjan
    Patel, Chintan
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [33] Reliability Analysis of Distribution Network with Distributed Power Supply
    Li, Shenghui
    Bai, Xue
    Zhang, Xiaotong
    Gu, Cailian
    Chen, Zixuan
    2020 4TH INTERNATIONAL CONFERENCE ON MACHINE VISION AND INFORMATION TECHNOLOGY (CMVIT 2020), 2020, 1518
  • [34] Frequency domain analysis of switching noise on power supply network
    Zhao, SY
    Roy, K
    Koh, CK
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 487 - 492
  • [35] Reducing test application time and power dissipation for scan-based testing via multiple clock disabling
    Lee, KJ
    Chen, JJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 338 - 343
  • [36] Analysis of distribution network planning with distributed power supply based on ELM algorithm
    Li Q.
    Liu M.
    Wang H.
    Jia Z.
    Zhou C.
    Wang W.
    Applied Mathematics and Nonlinear Sciences, 2024, 9 (01)
  • [37] Power Supply Noise Reduction for At-Speed Scan Testing in Linear-Decompression Environment
    Wu, Meng-Fan
    Huang, Jiun-Lang
    Wen, Xiaoqing
    Miyase, Kohei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (11) : 1767 - 1776
  • [38] Comparison of Circuit Reduction Techniques for Power Network Noise Analysis
    Kim, Jinwook
    Kim, Young Hwan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (04) : 216 - 224
  • [39] Modeling and Measurement of Power Supply Noise Effects on an Analog-to-Digital Converter Based on a Chip-PCB Hierarchical Power Distribution Network Analysis
    Bae, Bumhee
    Shim, Yujeong
    Koo, Kyoungchoul
    Cho, Jonghyun
    Pak, Jun So
    Kim, Joungho
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2013, 55 (06) : 1260 - 1270
  • [40] Supply Noise and Impedance of On-Chip Power Distribution Networks in ICs With Nonuniform Power Consumption and Interblock Decoupling Capacitors
    Rius, Josep
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 993 - 1004