On the Analysis and the Mitigation of Power Supply Noise and Power Distribution Network Impedance Variation for Scan-Based Delay Testing Techniques

被引:3
|
作者
Thibeault, Claude [1 ]
Gagnon, Ghyslain [1 ]
机构
[1] Ecole Technol Super, Elect Engn Dept, Montreal, PQ H3C 1K3, Canada
关键词
Intermodulation distortion; power issues; power supply noise (PSN); resonance; scan-based delay testing; DROOP; SOCS;
D O I
10.1109/TVLSI.2018.2817177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we analyze the impact of the power supply noise and the power distribution network (PDN) impedance variation on the timing margin in both modes for ICs with multiple clock domains. We investigate the so-called intermodulation products (IMPs). We show that IMPs are mainly induced by the dependent nature of the transistors. We also provide experimental results showing that scan-based delay testing can be optimistic with respect to the mission mode for maximum achievable nominal frequency prediction, even at lower clock frequencies. We also show that IMPs can induce timing margin fluctuations that can be larger than that of the ones induced by the voltage droop in the test mode. Using an improved HSpice simulation model of a PDN validated by experimental results, we also quantify the timing margin variation due to power noise in the test mode as a function of the clock frequency, including the so-called clock stretching phenomenon. Finally, we propose a robust test signal scheme for multiple clock domain chips. The simulation results reveal that this scheme is less sensitive to PDN impedance variation than that of the most popular existing test schemes, and that it provides timing margins closer to those obtained in the mission mode.
引用
收藏
页码:1377 / 1390
页数:14
相关论文
共 50 条
  • [21] Simultaneous reduction of test data volume and testing power for scan-based test
    Han, YH
    Li, XW
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 374 - 379
  • [22] Efficient scan-based BIST scheme for low power testing of VLSI chips
    Shah, Malav
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 376 - 381
  • [23] Ratio of the Worst Case Noise and the Impedance of Power Distribution Network
    Zhang, Xiang
    Liu, Yang
    Hu, Xiang
    Cheng, Chung-Kuan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (08): : 1325 - 1334
  • [24] Defect-Aware methodology for Low-power scan-based VLSI Testing
    Priya, A. Swetha
    2015 CONFERENCE ON POWER, CONTROL, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES FOR SUSTAINABLE GROWTH (PCCCTSG), 2015, : 234 - +
  • [25] Power Supply Noise Reduction in Broadcast-Based Compression Environment for At-Speed Scan Testing
    Liang, Chun-Yong
    Wu, Meng-Fan
    Huang, Jiun-Lang
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 361 - 366
  • [26] Measurements of digital signal delay variation due to dynamic power supply noise
    Fukazawa, Mitsuya
    Nagata, Makoto
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 165 - 168
  • [27] Power Distribution Network Impedance Analysis considering Thermal Distribution
    Son, Keeyoung
    Lho, Daehwan
    Kim, Keunwoo
    Choi, Seonguk
    Kim, Haeyeon
    Park, Hyunwook
    Sim, Boogyo
    Kim, Hyunwoo
    Shin, Taein
    Kim, Joungho
    2022 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS), 2022,
  • [28] Reduction methods of power supply noise due to power distribution network resonance in ICs
    Iokibe, Kengo
    Toyota, Yoshitaka
    Journal of Japan Institute of Electronics Packaging, 2015, 18 (05) : 344 - 347
  • [29] Capture-Power-Safe Test Pattern Determination for At-Speed Scan-Based Testing
    Li, Yi-Hua
    Lien, Wei-Cheng
    Lin, Ing-Chao
    Lee, Kuen-Jong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (01) : 127 - 138
  • [30] Delay Variation Analysis in the Presence of Power Supply Noise in Nano-Scale Digital VLSI Circuits
    Bozorgzadeh, Bardia
    Shahdoost, Shahab
    Afzali-Kusha, Ali
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 117 - 120