Efficient Bit-Parallel Multipliers in Composite Fields

被引:0
|
作者
Lee, Chiou-Yng [1 ]
Meher, Pramod Kumar [2 ]
机构
[1] Lunghwa Univ Sci & Technol, Gueishan, Taiwan
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
来源
2008 IEEE ASIA-PACIFIC SERVICES COMPUTING CONFERENCE, VOLS 1-3, PROCEEDINGS | 2008年
关键词
permutation polynomial; finite field arithmetic; cryptography;
D O I
10.1109/APSCC.2008.103
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware implementation of multiplication in finite field GF(2(m)) based on sparse polynomials is found to be advantageous in terms of space-complexity as well as the time-complexity. In order to design multipliers for the composite fields, we have found another permutation polynomial to convert irreducible polynomials into like-trinomials of the forms(x(2)+ x + 1)(m) + (x(2) + x + 1)(n) + 1, (x(2) + x)(m) + (x(2) + x)(n) + 1 and (x(4) + x + 1)(m) + (x(4) + x + 1)(n) + 1. The proposed bit-parallel multiplier over GF(2(4m)) is found to offer a saving of about 33% multiplications and 42.8% additions over the corresponding existing architectures.
引用
收藏
页码:686 / +
页数:2
相关论文
共 50 条