Design and optimization of dynamically reconfigurable embedded systems

被引:0
|
作者
Mei, BF [1 ]
Vernalde, S [1 ]
De Man, H [1 ]
Lauwereins, R [1 ]
机构
[1] IMEC VZW, B-3001 Louvain, Belgium
关键词
FPGA; dynamic reconifiguration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we target on architecture consisting of a processor and a field programmable gate array (FPGA), where the FPGA can be reconfigured in run-time to perform different tasks. Dynamic reconfiguration provides a performance/cost advantage over load-time configuration, but a good design methodology is essential. We describe a C-based design flow, for the architecture. To address the performance concern, a concept of two-stage optimization is proposed, and various design steps are defined and applied. An MPEG-2 decoder is taken as a design example. The preliminary results show, the effectiveness of our methodology.
引用
收藏
页码:78 / 84
页数:7
相关论文
共 50 条
  • [41] Software-Controlled Dynamically Swappable Hardware Design in Partially Reconfigurable Systems
    Huang, Chun-Hsian
    Hsiung, Pao-Ann
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2008, (01)
  • [42] Dynamically reconfigurable analog circuit design automation through multiobjective optimization and direct execution
    Ghali, K
    Dorie, L
    Hammami, O
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 98 - 101
  • [43] Dynamically reconfigurable cache for low-power embedded system
    Chen, Liming
    Zou, Xuecheng
    Lei, Jianming
    Liu, Zhenglin
    ICNC 2007: THIRD INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 5, PROCEEDINGS, 2007, : 180 - +
  • [44] Reconfigurable Intelligent Surface for FDD Systems: Design and Optimization
    Zhou, Hu
    Li, Songmin
    Liang, Ying-Chang
    Zhao, Lian
    IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC 2022), 2022, : 2022 - 2027
  • [45] Reconfigurable Intelligent Surface for FDD Systems: Design and Optimization
    Zhou, Hu
    Liang, Ying-Chang
    Long, Ruizhe
    Zhao, Lian
    Pei, Yiyang
    IEEE INTERNET OF THINGS JOURNAL, 2023, 10 (11) : 9607 - 9621
  • [46] A Design and Simulation for Dynamically Reconfigurable Systolic Array
    Ishimura, Toshiyuki
    Kanasugi, Akinori
    THIRD 2008 INTERNATIONAL CONFERENCE ON CONVERGENCE AND HYBRID INFORMATION TECHNOLOGY, VOL 2, PROCEEDINGS, 2008, : 172 - 175
  • [47] An effective design system for dynamically reconfigurable architectures
    Govindarajan, S
    Ouaiss, I
    Kaul, M
    Srinivasan, V
    Vemuri, R
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 312 - 313
  • [48] Design of a dynamically reconfigurable critical care monitor
    Manders, EJ
    Dawant, BM
    PROCEEDINGS OF THE 19TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOL 19, PTS 1-6: MAGNIFICENT MILESTONES AND EMERGING OPPORTUNITIES IN MEDICAL ENGINEERING, 1997, 19 : 1032 - 1035
  • [49] Design space exploration for dynamically reconfigurable architectures
    Miramond, B
    Delosme, JM
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 366 - 371
  • [50] Design and analysis of a dynamically reconfigurable network processor
    Troxel, IA
    George, AD
    Oral, S
    LCN 2002: 27TH ANNUAL IEEE CONFERENCE ON LOCAL COMPUTER NETWORKS, PROCEEDINGS, 2002, : 483 - 492