Design and optimization of dynamically reconfigurable embedded systems

被引:0
|
作者
Mei, BF [1 ]
Vernalde, S [1 ]
De Man, H [1 ]
Lauwereins, R [1 ]
机构
[1] IMEC VZW, B-3001 Louvain, Belgium
关键词
FPGA; dynamic reconifiguration;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we target on architecture consisting of a processor and a field programmable gate array (FPGA), where the FPGA can be reconfigured in run-time to perform different tasks. Dynamic reconfiguration provides a performance/cost advantage over load-time configuration, but a good design methodology is essential. We describe a C-based design flow, for the architecture. To address the performance concern, a concept of two-stage optimization is proposed, and various design steps are defined and applied. An MPEG-2 decoder is taken as a design example. The preliminary results show, the effectiveness of our methodology.
引用
收藏
页码:78 / 84
页数:7
相关论文
共 50 条
  • [31] A Petri net approach for the design of dynamically modifiable embedded systems
    Rust, C
    Rammig, FJ
    DESIGN METHODS AND APPLICATIONS FOR DISTRIBUTED EMBEDDED SYSTEMS, 2004, 150 : 257 - 266
  • [32] Virtualizable Hardware/Software Design Infrastructure for Dynamically Partially Reconfigurable Systems
    Huang, Chun-Hsian
    Hsiung, Pao-Ann
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2013, 6 (02)
  • [33] Dynamically reconfigurable embedded software - Does it make sense?
    Stewart, DB
    Arora, G
    SECOND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING OF COMPLEX COMPUTER SYSTEMS: HELD JOINTLY WITH 6TH CSESAW, 4TH IEEE RTAW, AND SES'96, 1996, : 217 - 220
  • [34] Latency, Power, and Security Optimization in Distributed Reconfigurable Embedded Systems
    Nam, Hyunsuk
    Lysecky, Roman
    2016 IEEE 30TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2016, : 124 - 131
  • [35] Embedded systems design: Optimization challenges
    Pop, P
    INTEGRATION OF AI AND OR TECHNIQUES IN CONSTRAINT PROGRAMMING FOR COMBINATORIAL OPTIMIZATION PROBLEMS, 2005, 3524 : 16 - 16
  • [36] Formal Verification of Dynamically Reconfigurable Systems
    Yanase, Ryo
    Sakai, Tatsunori
    Sakai, Makoto
    Yamane, Satoshi
    2015 IEEE 4TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2015, : 71 - 75
  • [37] Multitasking support for dynamically reconfigurable systems
    Hinkelmann, Heiko
    Gunberg, Andreas
    Zipf, Peter
    Indrusiak, Leandro Soares
    Glesner, Manfred
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 219 - 224
  • [38] COOPERATIVE MULTITHREADING IN DYNAMICALLY RECONFIGURABLE SYSTEMS
    Luebbers, Enno
    Platzner, Marco
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 551 - 554
  • [39] Module allocation for dynamically reconfigurable systems
    Zhang, XJ
    Ng, KW
    PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 2000, 1800 : 932 - 940
  • [40] SIMD/MIMD dynamically-reconfigurable architecture for high-performance embedded vision systems
    Nieto, A.
    Vilarino, D. L.
    Brea, V. M.
    2012 IEEE 23RD INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2012, : 94 - 101