VHDL description for SDH system simulation and circuit synthesis

被引:0
|
作者
Dupont, O
Nancy, T
Wei, SJ
Leroy, J
Crappe, RG
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a specific system architecture that was developed to define a set of circuits required to build a complete SDH (Synchronous Digital Hierarchy) system interfacing respectively with 2 Mbits/s, 34 Mbits/s and 139 Mbits/s PDH (Plesiochronous Digital Hierarchy) networks. The design methodology is based on high level description of complete SDH nodes in order to meet different objectives that could be defined at the project level. On one hand, the System Engineer has the capability to easily build models from precise specifications and execute functional simulation at the system level. On the other hand, the design engineer can adapt the VHDL code, eventually modify the partitioning and choose the circuits architecture in order to obtain the best hardware implementation.
引用
收藏
页码:93 / 95
页数:3
相关论文
共 50 条
  • [31] VHDL-AMS implementation of a numerical ballistic CNT model for logic circuit simulation
    Zhou, Dafeng
    Kazmierski, Tom J.
    Al-Hashimi, Bashir M.
    2008 FORUM ON SPECIFICATION, VERIFICATION AND DESIGN LANGUAGES, 2008, : 118 - 122
  • [32] Analysis of different protocol description styles in VHDL for high-level synthesis
    Pirmez, L
    Rahmouni, M
    Kission, P
    Pedroza, A
    Mesquita, A
    Jerraya, AA
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 490 - 495
  • [33] Synthesis and optimization by quantum circuit description language
    Zomorodi-Moghadam, Mariam
    Taherkhani, Mohammad-Amin
    Navi, Keivan
    Navi, Keivan (navi@sbu.ac.ir), 1600, Springer Verlag (8911): : 74 - 91
  • [34] Parallel VHDL simulation
    Naroska, E
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 159 - 163
  • [35] Method of high reliability system synthesis using VHDL
    Konoplev, BG
    Ivchenko, VG
    1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 134 - 137
  • [36] A distributed system for circuit simulation
    Marinova, GI
    Guliashki, VG
    TELSIKS 2001, VOL 1 & 2, PROCEEDINGS, 2001, : 467 - 470
  • [37] SYSTEM SEMANTICS AND FORMAL CIRCUIT DESCRIPTION.
    Boute, Raymond T.
    IEEE transactions on circuits and systems, 1986, CAS-33 (12): : 1219 - 1231
  • [38] SystemC-VHDL co-simulation and synthesis in the HW domain
    Bombana, M
    Bruschi, F
    DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2003, : 101 - 105
  • [39] Behavioral simulation and synthesis of biological neuron systems using synthesizable VHDL
    Bailey, J. A.
    Wilcock, R.
    Wilson, P. R.
    Chad, J. E.
    NEUROCOMPUTING, 2011, 74 (14-15) : 2392 - 2406
  • [40] Methods for circuit-based automotive EMC simulation incorporating VHDL-AMS models
    Frank, Florian
    Zitzmann, Martin L.
    Steinmair, Gcrnot
    Weigel, Robert
    2008 ASIA-PACIFIC SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND 19TH INTERNATIONAL ZURICH SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1 AND 2, 2008, : 20 - +