VHDL description for SDH system simulation and circuit synthesis

被引:0
|
作者
Dupont, O
Nancy, T
Wei, SJ
Leroy, J
Crappe, RG
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a specific system architecture that was developed to define a set of circuits required to build a complete SDH (Synchronous Digital Hierarchy) system interfacing respectively with 2 Mbits/s, 34 Mbits/s and 139 Mbits/s PDH (Plesiochronous Digital Hierarchy) networks. The design methodology is based on high level description of complete SDH nodes in order to meet different objectives that could be defined at the project level. On one hand, the System Engineer has the capability to easily build models from precise specifications and execute functional simulation at the system level. On the other hand, the design engineer can adapt the VHDL code, eventually modify the partitioning and choose the circuits architecture in order to obtain the best hardware implementation.
引用
收藏
页码:93 / 95
页数:3
相关论文
共 50 条
  • [21] A behavior description and simulation of an optical bit-interleaving time-division multiplexing system using VHDL
    Zhao, X
    Kang, XL
    Song, NX
    Wang, MH
    2000 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY PROCEEDINGS, VOLS. I & II, 2000, : 410 - 415
  • [22] Implications of VHDL timing models on simulation and software synthesis
    Krishnaswamy, V
    Gupta, R
    Banerjee, P
    JOURNAL OF SYSTEMS ARCHITECTURE, 1997, 44 (01) : 23 - 36
  • [23] Synthesis of a VHDL-model of gas discharge circuit of gas laser
    Golyan, Vera
    Golyan, Nataliia
    Halchenko, Kyrylo
    2019 IEEE 8TH INTERNATIONAL CONFERENCE ON ADVANCED OPTOELECTRONICS AND LASERS (CAOL), 2019, : 570 - 573
  • [24] Description and simulation of bio-inspired systems using VHDL-AMS
    Doménech-Asensi, G
    López-Alcantud, JA
    Ruiz-Merino, R
    ARTIFICIAL INTELLIGENCE AND KNOWLEDGE ENGINEERING APPLICATIONS: A BIOINSPIRED APPROACH, PT 2, PROCEEDINGS, 2005, 3562 : 357 - 365
  • [25] VHDL - FEATURE DESCRIPTION AND ANALYSIS
    AYLOR, JH
    WAXMAN, R
    SCARRATT, C
    IEEE DESIGN & TEST OF COMPUTERS, 1986, 3 (02): : 17 - 27
  • [26] A LOGIC SYNTHESIS SYSTEM FOR VHDL DESIGN DESCRIPTIONS
    DILLINGER, TE
    MCCARTHY, KM
    MOSHER, TA
    NEUMANN, DR
    SCHMIDT, RA
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 66 - 69
  • [27] BEHAVIORAL CIRCUIT DESCRIPTION ON SYSTEM LEVEL
    WIENKOP, U
    MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 561 - 566
  • [28] SYSTEM SEMANTICS AND FORMAL CIRCUIT DESCRIPTION
    BOUTE, RT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1986, 33 (12): : 1219 - 1231
  • [29] Power Device Waveform Function Model for Circuit Simulation Described with VHDL-AMS
    Sakurai, Naoki
    Tago, Kazutami
    Kobayashi, Kinya
    2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,
  • [30] Analogue integrated circuit synthesis from VHDL-AMS behavioural specifications
    Kazmierski, TJ
    Hamid, FA
    2002 23RD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 585 - 588