Unified compact model for junctionless multiple-gate FETs including source/drain extension regions

被引:3
|
作者
Bae, Min Soo [1 ]
Yun, Ilgu [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
关键词
junctionless FET; multiple-gate FET; compact model; source; drain extension regions; subthreshold region; SUBTHRESHOLD CURRENT; MOSFETS; TRANSISTORS;
D O I
10.1088/1402-4896/abc19d
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper presents a unified compact model for a junctionless (JL) multiple-gate (MG) FET operating in the subthreshold region. A unified center potential model for double-gate, triple-gate, and quadruple-gate (QG) JL FETs is obtained using a quasi-3D scaling equation. The source/drain (S/D) extension regions are also modeled depending on the S/D extension length. The subthreshold current and subthreshold characteristics such as the subthreshold slope, threshold voltage, and drain-induced barrier lowering are analytically modeled for JL MG FETs. Comparison of the proposed models with numerical simulation results obtained using Sentaurus TCAD showed good accuracy, even for a very-short-channel QG device with a channel length of 10 nm. The proposed compact model can be used for low power circuit applications of JL MG FETs.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] A Compact Quasi-Static Terminal Charge and Drain Current Model for Double-Gate Junctionless Transistors and Its Circuit Validation
    Jiang, Chunsheng
    Liang, Renrong
    Xu, Jun
    Alam, Muhammad Ashraful
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 4823 - 4830
  • [32] A Compact Model for Undoped Symmetric Double-Gate MOSFETs with Schottky-Barrier Source/Drain
    Zhu, G. J.
    Zhou, X.
    Lee, T. S.
    Ang, L. K.
    See, G. H.
    Lin, S. H.
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 182 - 185
  • [33] Novel nickel-alloy silicides for Source/Drain contact resistance reduction in N-channel multiple-gate transistors with sub-35nm gate length
    Lee, Rinus T. P.
    Liow, Tsung-Yang
    Tan, Kian-Ming
    Lim, Andy Eu-Jin
    Wong, Hoong-Shing
    Lim, Poh-Chong
    Lai, Doreen M. Y.
    Lo, Guo-Qiang
    Tung, Chih-Hang
    Samudra, Ganesh
    Chi, Dong-Zhi
    Yeo, Yee-Chia
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 602 - +
  • [34] Compact DC model for submicron GaAs MESFETs including gate-source modulation effects
    McNally, PJ
    Daniels, B
    MICROELECTRONICS JOURNAL, 2001, 32 (03) : 249 - 251
  • [35] Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications
    S. Manikandan
    N. B. Balamurugan
    D. Nirmal
    Silicon, 2020, 12 : 2053 - 2063
  • [36] Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications
    Manikandan, S.
    Balamurugan, N. B.
    Nirmal, D.
    SILICON, 2020, 12 (09) : 2053 - 2063
  • [37] Temperature assessment of Si1-xGex source/drain heterojunction NT-JLFET for gate induced drain leakage - A compact model
    Thakur, Anchal
    Dhiman, Rohit
    SUPERLATTICES AND MICROSTRUCTURES, 2021, 156
  • [38] 3-D compact model for nanoscale junctionless triple-gate nanowire MOSFETs, including simple treatment of quantization effects
    Holtij, Thomas
    Kloes, Alexander
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2015, 112 : 85 - 98
  • [39] Physics-Based Compact Model for III-V Digital Logic FETs Including Gate Tunneling Leakage and Parasitic Capacitance
    Oh, Saeroonter
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (04) : 1068 - 1075
  • [40] Suppression of Edge Effect Induced by Positive Gate Bias Stress in Low-Temperature Polycrystalline Silicon TFTs With Channel Width Extension Over Source/Drain Regions
    Wang, Yu-Xuan
    Tai, Mao-Chou
    Chang, Ting-Chang
    Huang, Shin-Ping
    Zheng, Yu-Zhe
    Wu, Chia-Chuan
    Shih, Yu-Shan
    Chen, Yu-An
    Sun, Pei-Jun
    Lu, I-Nien
    Huang, Hui-Chun
    Sze, Simon M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5552 - 5556