Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications

被引:10
|
作者
Manikandan, S. [1 ]
Balamurugan, N. B. [1 ]
Nirmal, D. [1 ]
机构
[1] Thiagarajar Coll Engn, Dept ECE, Madurai, Tamil Nadu, India
关键词
Analytical model; Junctionless; Double gate; Gate stack; Threshold voltage; Short channel effects; THRESHOLD VOLTAGE MODEL; HIGH-K DIELECTRICS; PERFORMANCE; MOSFET; DRAIN; DESIGN; ANALOG;
D O I
10.1007/s12633-019-00280-9
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper proposes a 2-D analytical model developed for Double Gate Junctionless Transistor with a SiO2/HfO(2)stacked oxide structure. The model is solved by Poisson's equation using the variable separation method. The proposed model gives analytical expressions for electrostatic potential distribution, threshold voltage and drain current with the effects of depletion regions at source/drain side. Furthermore, the potential and drain current models are used to evaluate the Short Channel Effects (SCEs) of the proposed device. The electrical characteristics and SCEs are analyzed by different possible definitions of channel length, silicon thickness, equivalent oxide thickness, and depletion length variations. The developed model results are validated through comparison with Sentarus TCAD simulator results. In addition, the proposed device is also studied for the digital circuit performance of CMOS inverter circuit by the voltage transfer characteristics, transient analysis, and AC small signal analysis.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [1] Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications
    S. Manikandan
    N. B. Balamurugan
    D. Nirmal
    Silicon, 2020, 12 : 2053 - 2063
  • [2] Double-Gate Junctionless Transistor for Low Power Digital Applications
    Baruah, Ratul Kumar
    Paily, Roy P.
    2013 1ST INTERNATIONAL CONFERENCE ON EMERGING TRENDS AND APPLICATIONS IN COMPUTER SCIENCE (ICETACS), 2013, : 23 - 26
  • [3] 2-D Analytical Threshold Voltage Model for Dielectric Pocket Double-Gate Junctionless FETs by Considering Source/Drain Depletion Effect
    Singh, Balraj
    Gola, Deepti
    Singh, Kunal
    Goel, Ekta
    Kumar, Sanjay
    Jit, Satyabrata
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 901 - 908
  • [4] An Analytical Approach for Drain Current Modelling of a Symmetric Double Gate Junctionless Transistor
    Sharma, Santanu
    Sarma, Kaushik Chandra Deva
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (09) : 1332 - 1339
  • [5] Analytical Drain Current Model to Study the Impact of Negative Capacitance Phenomenon in Symmetric Double Gate Junctionless Transistor
    Mehta, Hema
    Kaur, Harsupreet
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 1790 - 1793
  • [6] Electrostatically doped drain junctionless transistor for low-power applications
    Mohd Adil Raushan
    Naushad Alam
    Mohd Jawaid Siddiqui
    Journal of Computational Electronics, 2019, 18 : 864 - 871
  • [7] Electrostatically doped drain junctionless transistor for low-power applications
    Raushan, Mohd Adil
    Alam, Naushad
    Siddiqui, Mohd Jawaid
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (03) : 864 - 871
  • [8] A Drain Current and Transconductance Analytical Model for Symmetric Double Gate Junctionless FENT
    Bora, N.
    Deka, N.
    Subadar, R.
    JOURNAL OF NANO RESEARCH, 2020, 65 (65) : 39 - 50
  • [9] A Complete Analytical Model of Surface Potential and Drain Current for an Ultra Short Channel Double Gate Asymmetric Junctionless Transistor
    Bora, Nipanka
    Subadar, Rupaban
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (09) : 1283 - 1289
  • [10] Simplified drain current model for pinch-off double gate junctionless transistor
    Sahu, C.
    Swami, P.
    Sharma, S.
    Singh, J.
    ELECTRONICS LETTERS, 2014, 50 (02) : 116 - 117