Design of Application-Specific 3D Networks-on-Chip Architectures

被引:71
|
作者
Yan, Shan [1 ]
Lin, Bill [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
D O I
10.1109/ICCD.2008.4751853
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing viability of three dimensional (3D) silicon integration technology has opened new opportunities for chip design innovations, including the prospect of extending emerging Systems-on-Chip (SoC) design paradigms based on Networks-on-Chip (NoC) interconnection architectures to 3D chip designs. In this paper, we consider the problem of designing application-specific 3D-NoC architectures that are optimized for a given application. We present novel 3D-NoC synthesis algorithms that make use of accurate power and delay models for 3D wiring with through-silicon vias. In particular, we present a very efficient 3D-NoC synthesis algorithm called Ripup-Reroute-and-Router-Merging (RRRM), that is based on a rip-up and reroute formulation for routing flows and a router merging procedure for network optimization. Experimental results on 3D-NoC design cases show that our synthesis results can on average achieve a 74% reduction in power consumption and a 17% reduction in hop count over regular 3D mesh implementations and a 52% reduction in power consumption and a 17% reduction in hop count over optimized 3D mesh implementations.
引用
收藏
页码:142 / 149
页数:8
相关论文
共 50 条
  • [41] 3D Optical Networks-on-chip (NoC) for Multiprocessor Systems-on-chip (MPSoC)
    Ye, Yaoyao
    Duan, Lian
    Xu, Jiang
    Ouyang, Jin
    Hung, Mo Kwai
    Xie, Yuan
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 83 - +
  • [42] 3D Networks-on-Chip mapping targeting minimum signal TSVs
    Ding, Hui
    Gu, Huaxi
    Yang, Yintang
    Fan, Dongrui
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [43] NoCDepend: A flexible and scalable Dependability Technique for 3D Networks-on-Chip
    Hollstein, Thomas
    Azad, Siavoosh Payandeh
    Kogge, Thilo
    Ying, Haoyuan
    Hofmann, Klaus
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 75 - 78
  • [44] A Systematic Generation of Optimized Heterogeneous 3D Networks-on-Chip Architecture
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    2013 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2013, : 79 - 83
  • [45] An Application-Specific Network-on-Chip for Control Architectures in RF Transceivers
    Brandstaetter, Siegfried
    Huemer, Mario
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 68 - 75
  • [46] Automated techniques for synthesis of application-specific network-on-chip architectures
    Chatha, Karam S.
    Srinivasan, Krishnan
    Konjevod, Goran
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (08) : 1425 - 1438
  • [47] 3-D topologies for networks-on-chip
    Pavlidis, Vasilis F.
    Friedman, Eby G.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) : 1081 - 1090
  • [48] 3-D topologies for networks-on-chip
    Pavlidis, Vasilis F.
    Friedman, Eby G.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 285 - +
  • [49] A design flow for application-specific networks on chip with guaranteed performance to accelerate SOC design and verification
    Goossens, K
    Dielissen, J
    Gangwal, OP
    Pestana, SG
    Radulescu, A
    Rijpkema, E
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1182 - 1187
  • [50] Custom Networks-on-Chip Architectures With Multicast Routing
    Yan, Shan
    Lin, Bill
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 342 - 355