Design of Application-Specific 3D Networks-on-Chip Architectures

被引:71
|
作者
Yan, Shan [1 ]
Lin, Bill [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
D O I
10.1109/ICCD.2008.4751853
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing viability of three dimensional (3D) silicon integration technology has opened new opportunities for chip design innovations, including the prospect of extending emerging Systems-on-Chip (SoC) design paradigms based on Networks-on-Chip (NoC) interconnection architectures to 3D chip designs. In this paper, we consider the problem of designing application-specific 3D-NoC architectures that are optimized for a given application. We present novel 3D-NoC synthesis algorithms that make use of accurate power and delay models for 3D wiring with through-silicon vias. In particular, we present a very efficient 3D-NoC synthesis algorithm called Ripup-Reroute-and-Router-Merging (RRRM), that is based on a rip-up and reroute formulation for routing flows and a router merging procedure for network optimization. Experimental results on 3D-NoC design cases show that our synthesis results can on average achieve a 74% reduction in power consumption and a 17% reduction in hop count over regular 3D mesh implementations and a 52% reduction in power consumption and a 17% reduction in hop count over optimized 3D mesh implementations.
引用
收藏
页码:142 / 149
页数:8
相关论文
共 50 条
  • [31] A Network Components Insertion Method for 3D Application-Specific Network-on-Chip
    Zhou, RongRong
    Ge, Fen
    Feng, Gui
    Wu, Ning
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [32] Energy and performance-aware application mapping for inhomogeneous 3D networks-on-chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 89 : 103 - 117
  • [33] Abetting Planned Obsolescence by Aging 3D Networks-on-Chip
    Das, Sourav
    Basu, Kanad
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Karri, Ramesh
    Chakrabarty, Krishnendu
    2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [34] Efficient routing techniques in heterogeneous 3D Networks-on-Chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Shahrabi, Alireza
    PARALLEL COMPUTING, 2013, 39 (09) : 389 - 407
  • [35] The Benefits of 3D Networks-on-Chip as shown with LDPC Decoding
    Mineo, Christopher
    Davis, W. Rhett
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 89 - 96
  • [36] An Inductive-coupling interconnected application-specific 3D NoC design
    Zhang, Zhen
    Yin, Shouyi
    Liu, Leibo
    Wei, Shaojun
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 550 - 553
  • [37] An Inductive-Coupling Interconnected Application-Specific 3D NoC Design
    Zhang, Zhen
    Yin, Shouyi
    Liu, Leibo
    Wei, Shaojun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (12) : 2633 - 2644
  • [38] Power Optimization for Application-Specific 3D Network-on-Chip with Multiple Supply Voltages
    Wang, Kan
    Dong, Sheqin
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 362 - 367
  • [39] Topology-Aware Floorplanning for 3D Application-Specific Network-on-Chip Synthesis
    Huang, Bo
    Chen, Song
    Zhong, Wei
    Yoshimura, Takeshi
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1732 - 1735
  • [40] Adaptive Congestion Control for Application Specific Networks-on-Chip
    Yin Shouyi
    CHINESE JOURNAL OF ELECTRONICS, 2009, 18 (02): : 210 - 214