Highly-parallel decoding architectures for convolutional turbo codes

被引:9
|
作者
He, Zhiyong [1 ]
Fortier, Paul [1 ]
Roy, Sebastien [1 ]
机构
[1] Univ Laval, Dept Elect & Comp Engn, Quebec City, PQ G1K 7P4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
decoder; interleaver; parallel architecture; turbo code;
D O I
10.1109/TVLSI.2006.884172
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Highly parallel decoders for convolutional turbo codes have been studied by proposing two parallel decoding architectures and a design approach of parallel interleavers. To solve the memory conflict problem of extrinsic information in a parallel decoder, a block-like approach in which data is written row-by-row and READ diagonal-wise is proposed for designing collision-free parallel interleavers. Furthermore, a warm-up-free parallel sliding window architecture is proposed for long turbo codes to maximize the decoding speeds of parallel decoders. The proposed architecture increases decoding speed by 6%-34% at a cost of a storage increase of 1% for an eight-parallel decoder. For short turbo codes (e.g., length of 512 bits), a warm-up-free parallel window architecture is proposed to double the speed at the cost of a hardware increase of 12%.
引用
收藏
页码:1147 / 1151
页数:5
相关论文
共 50 条
  • [41] Parallel Decoding of LDPC Convolutional Codes Using OpenMP and GPU
    Chan, Chi H.
    Lau, Francis C. M.
    2012 IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS (ISCC), 2012, : 225 - 227
  • [42] VITERBI ALGORITHM FOR ITERATIVE DECODING OF PARALLEL CONCATENATED CONVOLUTIONAL CODES
    Cristea, Bogdan
    18TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO-2010), 2010, : 1374 - 1378
  • [43] A Block-Based Parallel Decoding Architecture for Convolutional Codes
    Su, Chengyi
    Zhang, Yu
    Pan, Changyong
    Wan, Xiaofeng
    2010 5TH INTERNATIONAL ICST CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2010,
  • [44] Unified encoder embedded trellis router designs for decoding convolutional and turbo codes
    Lin, Cheng-Hung
    Hsieh, Tsung-Ju
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [45] Parallel processing for fast iterative decoding of orthogonal convolutional codes
    He, Yu-Cheng
    Haccoun, David
    Cardinal, Christian
    IEEE COMMUNICATIONS LETTERS, 2006, 10 (09) : 664 - 666
  • [46] On Syndrome Decoding for Slepian-Wolf Coding Based on Convolutional and Turbo Codes
    Cappellari, Lorenzo
    IEEE COMMUNICATIONS LETTERS, 2010, 14 (06) : 554 - 556
  • [47] Nonlinear analysis of the iterative decoding of parallel concatenated convolutional codes
    Lehmann, F
    Maggio, GM
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2005, 51 (06) : 2190 - 2198
  • [48] VLSI architectures for turbo codes
    Masera, G
    Piccinini, G
    Roch, MR
    Zamboni, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (03) : 369 - 379
  • [49] Soft-output decoding algorithms for continuous decoding of parallel concatenated convolutional codes
    Benedetto, S
    Divsalar, D
    Montorsi, G
    Pollara, F
    1996 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS - CONVERGING TECHNOLOGIES FOR TOMORROW'S APPLICATIONS, VOLS. 1-3, 1996, : 112 - 117
  • [50] Evaluation of Decoding Trade-Offs of Concatenated RS Convolutional Codes and Turbo Codes via Trellis
    Balaji, Pavithra
    Kumar, Pavan C.
    Selvakumar, R.
    Bhattar, Raghunadh K.
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 300 - 304