Highly-parallel decoding architectures for convolutional turbo codes

被引:9
|
作者
He, Zhiyong [1 ]
Fortier, Paul [1 ]
Roy, Sebastien [1 ]
机构
[1] Univ Laval, Dept Elect & Comp Engn, Quebec City, PQ G1K 7P4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
decoder; interleaver; parallel architecture; turbo code;
D O I
10.1109/TVLSI.2006.884172
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Highly parallel decoders for convolutional turbo codes have been studied by proposing two parallel decoding architectures and a design approach of parallel interleavers. To solve the memory conflict problem of extrinsic information in a parallel decoder, a block-like approach in which data is written row-by-row and READ diagonal-wise is proposed for designing collision-free parallel interleavers. Furthermore, a warm-up-free parallel sliding window architecture is proposed for long turbo codes to maximize the decoding speeds of parallel decoders. The proposed architecture increases decoding speed by 6%-34% at a cost of a storage increase of 1% for an eight-parallel decoder. For short turbo codes (e.g., length of 512 bits), a warm-up-free parallel window architecture is proposed to double the speed at the cost of a hardware increase of 12%.
引用
收藏
页码:1147 / 1151
页数:5
相关论文
共 50 条
  • [1] Parallel decoding of turbo codes
    Chang, Y
    ELECTRONICS LETTERS, 1996, 32 (13) : 1188 - 1189
  • [2] Parallel Decoding of Turbo Codes
    Spasov, Dejan
    ICT INNOVATIONS 2018: ENGINEERING AND LIFE SCIENCES, ICT INNOVATIONS 2018, 2018, 940 : 100 - 106
  • [3] MODULAR HIGHLY-PARALLEL COMPUTATION AND ARCHITECTURES
    KOTOV, VE
    LECTURE NOTES IN COMPUTER SCIENCE, 1989, 342 : 147 - 155
  • [4] A parallel decoding scheme for turbo codes
    Hsu, JM
    Wang, CL
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C445 - C448
  • [5] A comparison of modified convolutional codes with sequential decoding and turbo codes
    Morakis, JC
    Miller, W
    1998 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOL 4, 1998, : 435 - 439
  • [6] Increasing the Speed of Parallel Decoding of Turbo Codes
    Taskaldiran, Mustafa
    Morling, Richard C. S.
    Kale, Izzet
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 304 - 307
  • [7] Parallel decoding scheme and parallel construction interleaver turbo codes
    Zhang, Xi-Lin
    Yuan, Dong-Feng
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2006, 28 (06): : 1059 - 1063
  • [8] Decoding of LTE Turbo Codes Initialized with the Two Recursive Convolutional Codes
    Spasov, Dejan
    2020 43RD INTERNATIONAL CONVENTION ON INFORMATION, COMMUNICATION AND ELECTRONIC TECHNOLOGY (MIPRO 2020), 2020, : 393 - 396
  • [9] A highly parallel decoder for turbo codes
    Sun, J
    Takeshita, OY
    Fitz, MP
    ISIT: 2002 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2002, : 228 - 228
  • [10] Pipelined parallel architectures for high throughput turbo decoding
    Lou, Xizhong
    Chen, Yanmin
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1116 - +