Run-time Accelerate Channel for Communication-Aware Network-on-Chip

被引:0
|
作者
Ai, Tianpeng [1 ]
Hu, Tongsen [1 ]
Chen, Tianzhou [2 ]
机构
[1] Zhejiang Univ Technol, Dept Comp Sci & Technol, Hangzhou, Zhejiang, Peoples R China
[2] Zhejiang Univ, Dept Comp Sci & Technol, Hangzhou, Zhejiang, Peoples R China
关键词
Network-on-Chip (NoC); run-time accelerate channel (RAC); application locality; end-to-end communication;
D O I
暂无
中图分类号
F [经济];
学科分类号
02 ;
摘要
Network-on-Chip (NoC) is a major communication architecture in multi-core system. Reducing the average delay of network communication is a crucial problem to improve system performance. In this paper, a run-time acceleration mechanism is proposed to reduce the latency of busy traffic in a network. We first predict the pair-wise nodes who communicate with each other frequently based on application's locality. Then we propose a run-time acceleration mechanism which combines the packet-switched and the virtual-circuit switching. It can shorten the router pipeline of busy traffic we predicted, thereby achieves the goal of reducing network's average latency. We evaluate the proposed scheme on a 64-core CMP with a mesh topology, using a suite of applications from PARSEC. Our proposed scheme reduces network's average latency by 17.4% compared to a traditional packet-switched NoC.
引用
收藏
页码:262 / 265
页数:4
相关论文
共 50 条
  • [1] Run-time Reconfigurable Network-on-chip: a survey
    Kidane, Hiliwi Leake
    Bourennane, El-Bay
    2018 15TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES (SSD), 2018, : 846 - 851
  • [2] Communication-aware custom topology generation for VFI network-on-chip
    Li, Chang-Lin
    Lee, Jae Hoon
    Yang, Joon-Sung
    Han, Tae Hee
    IEICE ELECTRONICS EXPRESS, 2014, 11 (18):
  • [3] High Performance Collective Communication-Aware 3D Network-on-Chip Architectures
    Joardar, Biresh Kumar
    Duraisamy, Karthi
    Pande, Partha Pratim
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1351 - 1356
  • [4] Circuit switched run-time adaptive network-on-chip for image processing applications
    Braun, Lars
    Huebner, Michael
    Becker, Juergen
    Perschke, Thomas
    Schatz, Volker
    Bach, Stefan
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 688 - 691
  • [5] Communication-aware heuristics for run-time task mapping on NoC-based MPSoC platforms
    Singh, Amit Kumar
    Srikanthan, Thambipillai
    Kumar, Akash
    Wu Jigang
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (07) : 242 - 255
  • [6] A Network-on-Chip Channel Allocator for Run-Time Task Scheduling in Multi-Processor System-on-Chips
    Winter, Markus
    Fettweis, Gerhard P.
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 133 - 140
  • [7] Centralized run-time resource management in a network-on-chip containing reconfigurable hardware tiles
    Nollet, V
    Marescaux, T
    Avasare, P
    Verkest, D
    Mignolet, JY
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 234 - 239
  • [8] Run-time reconfigurable adaptive multilayer Network-on-Chip for FPGA-based systems
    Huebner, Michael
    Braun, Lars
    Goehringer, Diana
    Becker, Juergen
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 3243 - +
  • [9] Run-time stochastic task mapping on a large scale network-on-chip with dynamically reconfigurable tiles
    Hosseinabady, M.
    Nunez-Yanez, J. L.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (01): : 1 - 11
  • [10] Run-Time management of energy-performance trade-off in Optical Network-on-Chip
    Luo, Jiating
    Van-Dung Pham
    Killian, Cedric
    Chillet, Daniel
    O'Connor, Ian
    Sentieys, Olivier
    Le Beux, Sebastien
    2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,