Wafer-level packaging technology for high-Q on-chip inductors and transmission lines

被引:60
|
作者
Carchon, GJ [1 ]
De Raedt, W
Beyne, E
机构
[1] Interuniv Microelect Ctr, Microwave & RF Syst Grp, B-3001 Louvain, Belgium
[2] Interuniv Microelect Ctr, Enabling Technol Distributed & Autonomous Syst De, B-3001 Louvain, Belgium
关键词
above integrated circuit (above-IC); inductor; post-processing; silicon; thin film; transmission line; wafer-level packaging (WLP);
D O I
10.1109/TMTT.2004.825656
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the current trend toward portable applications, high-Q integrated inductors have gained considerable importance. Hence, much effort has been spent to increase the performance of on-chip Si inductors. In this paper, wafer-level packaging (WLP) techniques have been used to integrate state-of-the-art high-Q on-chip inductors on top of a five-levels-of-metal Cu damascene back-end of line (BEOL) silicon process using 20-Omega (.) cm Si wafers. The inductors are realized above passivation using thick post-processed low-K dielectric benzocyclobutene (BCB) and Cu layers. For a BCB-Cu thickness of 16 mum/10 mum, a peak single-ended Q factor of 38 at 4.7 GHz has been measured for a 1-nH inductor with a resonance frequency of 28 GHz. Removing substrate contacts slightly increases the performance, though a more significant improvement has been obtained by combining post-processed passives with patterned ground shields: for a 2.3-nH above integrated-circuit (above-IC) inductor, a 115% increase in Q(BW)(max) (37.5 versus 17.5) and a 192% increase in resonance frequency (F-res: 12 GHz versus 5 GHz) have been obtained as compared to the equivalent BEOL realization with a patterned ground shield. Next to inductors, high-quality on-chip transmission lines may be realized in the WLP layers. Losses below -0.2 dB/mm at 25 GHz have been measured for 5042 post-processed coplanar-waveguide lines, above-IC thin-film microstrip lines have measured losses below -0.12 dB/mm at 25 GHz.
引用
收藏
页码:1244 / 1251
页数:8
相关论文
共 50 条
  • [41] Stepper technology enabling wafer-level packaging adoption
    Ranjan, Manish
    SOLID STATE TECHNOLOGY, 2008, 51 (03) : 35 - 35
  • [42] Wafer-level integration of on-chip antennas and RE passives using high-resistivity polysilicon substrate technology
    Mendes, PM
    Sinaga, S
    Polyakov, A
    Bartek, M
    Burghartz, JN
    Correia, JH
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1879 - 1884
  • [43] Fab integrated packaging (FIP):: A new concept for high reliability wafer-level chip size packaging
    Töpper, M
    Auersperg, J
    Glaw, V
    Kaskoun, K
    Prack, E
    Keser, B
    Coskina, P
    Jäger, D
    Petter, D
    Ehrmann, O
    Samulewicz, K
    Meinherz, C
    Fehlberg, S
    Karduck, C
    Reichl, H
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 74 - 80
  • [44] A High-Q Resonant Pressure Microsensor with Through-Glass Electrical Interconnections Based on Wafer-Level MEMS Vacuum Packaging
    Luo, Zhenyu
    Chen, Deyong
    Wang, Junbo
    Li, Yinan
    Chen, Jian
    SENSORS, 2014, 14 (12) : 24244 - 24257
  • [45] Q-factor definition and evaluation for spiral inductors fabricated using wafer-level CSP technology
    Aoki, Y
    Honjo, K
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (10) : 3178 - 3184
  • [46] New Wafer-Level High-Frequency Characterization of Coupled Transmission Lines
    Lee, Donghun
    Kim, Joonhyun
    Eo, Yungseon
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (12) : 4674 - 4681
  • [47] Wafer-level processing cuts chip-stole packaging cost
    Morrison, D
    ELECTRONIC DESIGN, 1999, 47 (21) : 29 - 29
  • [48] Intrinsic stress-induced bending as a platform technology for controlled self-assembly of high-Q on-chip RF inductors
    Bajwa, Rayan
    Yapici, Murat Kaya
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2019, 29 (06)
  • [49] Wafer-level chip scale packaging: Benefits for integrated passive devices
    Clearfield, HM
    Young, JL
    Wijeyesekera, SD
    Logan, EA
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 247 - 251
  • [50] Electrical test strategies for a wafer-level batch packaging technology
    Keezer, DC
    Patel, CS
    Zhou, Q
    Meindl, JD
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1019 - 1023