Wafer-level packaging technology for high-Q on-chip inductors and transmission lines

被引:60
|
作者
Carchon, GJ [1 ]
De Raedt, W
Beyne, E
机构
[1] Interuniv Microelect Ctr, Microwave & RF Syst Grp, B-3001 Louvain, Belgium
[2] Interuniv Microelect Ctr, Enabling Technol Distributed & Autonomous Syst De, B-3001 Louvain, Belgium
关键词
above integrated circuit (above-IC); inductor; post-processing; silicon; thin film; transmission line; wafer-level packaging (WLP);
D O I
10.1109/TMTT.2004.825656
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the current trend toward portable applications, high-Q integrated inductors have gained considerable importance. Hence, much effort has been spent to increase the performance of on-chip Si inductors. In this paper, wafer-level packaging (WLP) techniques have been used to integrate state-of-the-art high-Q on-chip inductors on top of a five-levels-of-metal Cu damascene back-end of line (BEOL) silicon process using 20-Omega (.) cm Si wafers. The inductors are realized above passivation using thick post-processed low-K dielectric benzocyclobutene (BCB) and Cu layers. For a BCB-Cu thickness of 16 mum/10 mum, a peak single-ended Q factor of 38 at 4.7 GHz has been measured for a 1-nH inductor with a resonance frequency of 28 GHz. Removing substrate contacts slightly increases the performance, though a more significant improvement has been obtained by combining post-processed passives with patterned ground shields: for a 2.3-nH above integrated-circuit (above-IC) inductor, a 115% increase in Q(BW)(max) (37.5 versus 17.5) and a 192% increase in resonance frequency (F-res: 12 GHz versus 5 GHz) have been obtained as compared to the equivalent BEOL realization with a patterned ground shield. Next to inductors, high-quality on-chip transmission lines may be realized in the WLP layers. Losses below -0.2 dB/mm at 25 GHz have been measured for 5042 post-processed coplanar-waveguide lines, above-IC thin-film microstrip lines have measured losses below -0.12 dB/mm at 25 GHz.
引用
收藏
页码:1244 / 1251
页数:8
相关论文
共 50 条
  • [31] Materials challenges for wafer-level flip chip packaging
    Ma, BD
    Tong, QK
    Zhang, E
    Kong, SH
    Savoca, A
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 170 - 174
  • [32] MEMS Wafer-Level Packaging Technology Using LTCC Wafer
    Mohri, Mamoru
    Esashi, Masayoshi
    Tanaka, Shuji
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2014, 97 (09) : 246 - U8
  • [33] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    周琳淞
    饶海波
    王伟
    万贤龙
    廖骏源
    王雪梅
    周炟
    雷巧林
    Journal of Semiconductors, 2013, 34 (05) : 96 - 99
  • [34] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    周琳淞
    饶海波
    王伟
    万贤龙
    廖骏源
    王雪梅
    周炟
    雷巧林
    Journal of Semiconductors, 2013, (05) : 96 - 99
  • [35] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    Zhou Linsong
    Rao Haibo
    Wang Wei
    Wan Xianlong
    Liao Junyuan
    Wang Xuemei
    Zhou Da
    Lei Qiaolin
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (05)
  • [36] Recent advances on a wafer-level flip chip packaging process
    Tong, Q
    Ma, B
    Zhang, E
    Savoca, A
    Nguyen, L
    Quentin, C
    Luo, S
    Li, H
    Fan, L
    Wong, CP
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 101 - 106
  • [37] A low cost wafer-level MEMS packaging technology
    Monajemi, P
    Joseph, PJ
    Kohl, PA
    Ayazi, F
    MEMS 2005 MIAMI: TECHNICAL DIGEST, 2005, : 634 - 637
  • [38] Electrical test strategies for a wafer-level packaging technology
    Keezer, DC
    Patel, CS
    Bakir, MS
    Zhou, Q
    Meindl, JD
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2003, 26 (04): : 267 - 272
  • [39] Wafer-Level Packaging Technology for Optical Sensor Devices
    Toschkoff, G.
    Bodner, T.
    Etschmaier, H.
    Schrank, F.
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [40] Novel Design Method for Electrically Symmetric High-Q Inductor Fabricated Using Wafer-Level CSP Technology
    Aoki, Yutaka
    Shimizu, Shoichi
    Honjo, Kazuhiko
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (01): : 31 - 39