Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic

被引:4
|
作者
Cho, Seung-Il [1 ]
Kim, Seong-Kweon [2 ]
Harada, Tomochika [1 ]
Yokoyama, Michio [1 ]
机构
[1] Yamagata Univ, Grad Sch Sci & Engn, Yonezawa, Yamagata 9928510, Japan
[2] Seoul Natl Univ Sci & Technol, Dept Elect & IT Media Engn, Seoul 139743, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 20期
关键词
synchronization; low-power clock generator; adiabatic dynamic CMOS logic (ADCL); wave shaping circuit (WSC); asymmetry duty ratio divider (ADD); ULTRA-LOW-POWER;
D O I
10.1587/elex.10.20130716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce the power dissipation in conventional CMOS logic and to maintain adiabatic charging and discharging with low power for the adiabatic dynamic CMOS logic (ADCL), the clock signal of logic circuits should be synchronized with the AC power source. In this paper, the low-power clock generator synchronized with the AC power signal is proposed for ADCL system. From the simulation result, summation of power consumption of the designed wave shaping circuit (WSC) and asymmetry duty ratio divider (ADD) was estimated with approximately 1.197 mu W and 58.1 mu W at 3 kHz and 10 MHz, respectively.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
  • [22] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Ajay Kumar Dadoria
    Kavita Khare
    Circuits, Systems, and Signal Processing, 2019, 38 : 4338 - 4356
  • [23] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Dadoria, Ajay Kumar
    Khare, Kavita
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4338 - 4356
  • [24] Design of the ultra low-power synchronizer using ADCL buffer for adiabatic logic
    Cho, Seung-Il
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1576 - 1585
  • [25] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 371 - 382
  • [26] Scalable Resonant Power Clock Generation for Adiabatic Logic Design
    Kuttappa, Ragh
    Filippini, Leo
    Sica, Nicholas
    Taskin, Baris
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 338 - 342
  • [27] Impact of Adiabatic Logic Families on the Power-Clock Generator Energy Efficiency
    Maheshwari, Sachin
    Kale, I.
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 25 - 28
  • [28] Design and experimental verification of a CMOS adiabatic logic with single-phase power-clock supply
    Maksimovic, D
    Oklobdzija, VG
    Nikolic, B
    Current, KW
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 417 - 420
  • [29] Low-power/low-swing domino CMOS logic
    Rjoub, A
    Koufopavlou, O
    Nikolaidis, S
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A13 - A16
  • [30] INPUT ORDERING FOR LOW-POWER IN CMOS LOGIC GATES
    PANWAR, R
    RENNELS, D
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 78 (05) : 925 - 943