A Multi-Modulus Divider with High Sensitivity and Extended Division Range in 0.18 μm BiCMOS

被引:0
|
作者
Kreissig, Martin [1 ]
El-Shennawy, Mohammed [1 ]
Ellinger, Frank [1 ]
机构
[1] Tech Univ Dresden, Chair Circuit Design & Network Theory, D-01062 Dresden, Germany
关键词
BiCMOS; multi modulus frequency divider; modulus extension; latches; phase locked loop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents an integer-N divider based on multi-modulus frequency dividers (MMDs) which covers a continuous integer-N divider ratio range of 8 to 127 and was built using current mode logic (CML). A new powerful and simple modulus extension for MMDs optimized for fast CML implementations is demonstrated. The proposed divider is a hybrid composition of emitter coupled logic (ECL) stages and source coupled logic (SCL) stages. Along an input frequency range of 1 GHz to 7.5 GHz the needed input voltage level is less than 45 mVpp which is equivalent to -20 dBm at a 100 Omega load. The maximum operating input frequency is 8.1 GHz while the divider consumes only 18.4 mW. The circuit was implemented in a low cost 180 nm BiCMOS process and is an essential part of a phase looked loop circuit (PLL). Together with the controllable current biasing circuitry it occupies an area of less than 0.09 mm(2).
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [31] A 0.18-μm BiCMOS Wide Locking-Range Divide-by-2 Injection-Locked Frequency Divider with Dual-Injection
    Lee, Sanghun
    Jang, Sunhwan
    Bae, Juseok
    Cam Nguyen
    2014 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS), 2014,
  • [32] Glitch-Free Multi-Modulus Frequency Divider for Quantization Noise Suppression in Fractional-N PLLs
    Liu, Xiaoming
    Jin, Jing
    Li, Xi
    Zhou, Jianjun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 478 - 481
  • [33] A 51GHz master-slave latch and static frequency divider in 0.18μm SiGe BiCMOS
    Rylyakov, A
    PROCEEDINGS OF THE 2003 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2003, : 75 - 77
  • [34] A 10 GHz Low-Power Multi-Modulus Frequency Divider using Extended True Single-Phase Clock (E-TSPC) Logic
    Jung, M.
    Fuhrmann, J.
    Ferizi, A.
    Fischer, G.
    Weigel, R.
    Ussmueller, T.
    2012 7TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2012, : 508 - 511
  • [35] An Extended Range Divider Technique for Multi-Band PLL
    Shaik Peerla, Rizwan
    Dutta, Ashudeb
    Sahoo, Bibhu Datta
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2023, 13 (03)
  • [36] An RF Instantaneous-Hop Frequency Synthesizer based on a Zero-Initial-Phase-Error Multi-Modulus Divider
    Chuang, Tsung-Hao
    Krishnaswamy, Harish
    2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 433 - 436
  • [37] Design of Multi-Modulus Programmable Frequency Dividers in 2 μm GaAs HBT Technology
    Xia, Xinlin
    Zhao, Zhichen
    Chen, Fengjun
    Cheng, Xu
    Luo, Xianhu
    Deng, Xianjin
    MICROWAVE JOURNAL, 2021, 64 (05) : 102 - 114
  • [38] Concurrent Constant Modulus Algorithm and Multi-modulus Algorithm Scheme for High-order QAM Signals
    Rao, Wei
    2011 INTERNATIONAL CONFERENCE ON PHOTONICS, 3D-IMAGING, AND VISUALIZATION, 2011, 8205
  • [39] A GHz-Level Ring-Counter-Based Multi-Modulus Fractional LO Divider with On-the-Fly Tunability
    Pan, Bukun
    Jin, Jing
    Zhou, Jianjun
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [40] A Fully Integrated High Linearity Transmitter in 0.18μm SiGe BiCMOS Technology
    Li, Wenjie
    Lv, Liming
    Rong, Zeng
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,