A Multi-Modulus Divider with High Sensitivity and Extended Division Range in 0.18 μm BiCMOS

被引:0
|
作者
Kreissig, Martin [1 ]
El-Shennawy, Mohammed [1 ]
Ellinger, Frank [1 ]
机构
[1] Tech Univ Dresden, Chair Circuit Design & Network Theory, D-01062 Dresden, Germany
关键词
BiCMOS; multi modulus frequency divider; modulus extension; latches; phase locked loop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents an integer-N divider based on multi-modulus frequency dividers (MMDs) which covers a continuous integer-N divider ratio range of 8 to 127 and was built using current mode logic (CML). A new powerful and simple modulus extension for MMDs optimized for fast CML implementations is demonstrated. The proposed divider is a hybrid composition of emitter coupled logic (ECL) stages and source coupled logic (SCL) stages. Along an input frequency range of 1 GHz to 7.5 GHz the needed input voltage level is less than 45 mVpp which is equivalent to -20 dBm at a 100 Omega load. The maximum operating input frequency is 8.1 GHz while the divider consumes only 18.4 mW. The circuit was implemented in a low cost 180 nm BiCMOS process and is an essential part of a phase looked loop circuit (PLL). Together with the controllable current biasing circuitry it occupies an area of less than 0.09 mm(2).
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [21] A Multi-Modulus Programmable Frequency Divider With 33.3% to 66.7% Duty Cycle Output Signal
    Cai, Fei
    Chen, Hong-Lin
    Zhang, Hua-Bin
    Wang, Yong-Ping
    2009 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND INTELLIGENT SYSTEMS, PROCEEDINGS, VOL 3, 2009, : 230 - +
  • [22] A 470-μW multi-modulus injection-locked frequency divider with division ratio of 2, 3, 4, 5 and 6 in 0.13-μm CMOS
    Lee, Joonhee
    Cho, Seonghwan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 332 - 335
  • [23] Low-power 25.4-33.5 GHz programmable multi-modulus frequency divider
    Liu, Faen
    Wang, Zhigong
    Li, Zhiqun
    Li, Qin
    Yang, Geliang
    Guo, Ting
    ELECTRONICS LETTERS, 2014, 50 (15) : 1067 - 1068
  • [24] A 1.78–3.05 GHz fractional-N frequency synthesizer with power reduced multi-modulus divider
    Fuqing Huang
    Jianhui Wu
    Xincun Ji
    Zixuan Wang
    Meng Zhang
    Analog Integrated Circuits and Signal Processing, 2012, 72 : 97 - 109
  • [25] A Multi-Modulus Fractional Divider With TDC Free Calibration Scheme for Mitigation of TX-VCO Pulling
    Liu, Litong
    Jin, Jing
    Liu, Xiaoming
    Zhou, Jianjun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 2848 - 2852
  • [26] Design of a Novel DC-67-GHz 0.18-μm SiGe BiCMOS Power Divider
    Kim, Kyoungwoon
    Jang, Sunhwan
    Cuong Huynh
    Cam Nguyen
    2015 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2015, : 164 - 167
  • [27] Analysis and optimization of seamless switching golden states of multi-modulus divider in software defined Σ-Δ Frequency synthesizer
    Hu, Ang
    Liu, Dongsheng
    Zhang, Kefeng
    MICROELECTRONICS JOURNAL, 2019, 84 : 26 - 35
  • [28] A Low Power 100 GHz Static CML Frequency Divider in 0.18 μm SiGe BiCMOS Technology
    Chien, Hao-Yu
    Chen, Christopher
    Woo, Jason
    Pamarti, Sudhakar
    Yang, Chih-Kong Ken
    Chang, Mau-Chung Frank
    2023 IEEE 23RD TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, 2023, : 22 - 24
  • [29] Digital Spur Calibration of Multi-Modulus Fractional Frequency LO Divider Utilizing Most Correlated Comparison Algorithm
    Jin, Jing
    Pan, Bukun
    Liu, Xiaoming
    Zhou, Jianjun
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 742 - 745
  • [30] A 1.78-3.05 GHz fractional-N frequency synthesizer with power reduced multi-modulus divider
    Huang, Fuqing
    Wu, Jianhui
    Ji, Xincun
    Wang, Zixuan
    Zhang, Meng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (01) : 97 - 109