A 25-Gb/s Avalanche Photodetector-Based Burst-Mode Optical Receiver With 2.24-ns Reconfiguration Time in 28-nm CMOS

被引:10
|
作者
Chen, Kuan-Chang [1 ]
Emami, Azita [1 ]
机构
[1] CALTECH, Pasadena, CA 91125 USA
关键词
Avalanche photodetector (APD); burst mode; current integrating; double sampling; equalization; optical; receiver; reconfiguration; NONLINEAR EQUALIZATION; VCSEL TRANSMITTER; GB/S;
D O I
10.1109/JSSC.2019.2902471
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an avalanche photodetector (APD)-based optical receiver, applicable to the burst-mode operation, in 28-nm CMOS technology. With the aims of benefiting the overall optical link power efficiency and link bandwidth, the optical receiver is designed to have high sensitivity and high reconfiguration speed for burst-mode operation. The sensitivity of the receiver is optimized by adjusting the responsivity of APD via its reverse bias voltage, which leads to the highest signal-to-noise ratio (SNR) at the front end. The two-tap feed-forward equalization (FFE), along with two-tap decision feedback equalization, is implemented in a current-integrating fashion to further improve the sensitivity with superior power efficiency to their resistively loaded counterparts. Integrating dc comparator and integrating amplitude comparator are proposed to replace the conventional RC low-pass filters and peak detectors, respectively, in extracting the information of dc offset and signal amplitude within two unit intervals (UIs), empowering significant acceleration of the burst-mode reconfiguration. When the APD is biased at-16 V, its overall responsivity at 1310 nm is 4 A/W, and the optical receiver achieves bit-error-rate (BER) better than 10(-12) at -16-dBm optical modulation amplitude, 2.24-ns reconfiguration time with 5-dB dynamic range, and 1.37-pJ/b energy efficiency at 25 Gb/s.
引用
收藏
页码:1682 / 1693
页数:12
相关论文
共 42 条
  • [41] A Scalable 32-to-56Gb/s 0.56-to-1.28pJ/b Voltage-Mode VCSEL-Based Optical Transmitter in 28nm CMOS
    Inti, Rajesh
    Mansuri, Mozhgan
    Kennedy, Joe
    Qiu, Junyi
    Hsu, Chun-Ming
    Sharma, Jahnavi
    Li, Hao
    Casper, Bryan
    Jaussi, James
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [42] A 0.2-1.3 ns Range Delay-Control Scheme for a 25 Gb/s Data-Receiver Using a Replica Delay-Line-Based Delay-Locked-Loop in 45-nm CMOS
    Rehman, Sami Ur
    Khafaji, Mohammad Mahdi
    Ferschischi, Ali
    Carta, Corrado
    Ellinger, Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (05) : 806 - 810