A 25-Gb/s Avalanche Photodetector-Based Burst-Mode Optical Receiver With 2.24-ns Reconfiguration Time in 28-nm CMOS

被引:10
|
作者
Chen, Kuan-Chang [1 ]
Emami, Azita [1 ]
机构
[1] CALTECH, Pasadena, CA 91125 USA
关键词
Avalanche photodetector (APD); burst mode; current integrating; double sampling; equalization; optical; receiver; reconfiguration; NONLINEAR EQUALIZATION; VCSEL TRANSMITTER; GB/S;
D O I
10.1109/JSSC.2019.2902471
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an avalanche photodetector (APD)-based optical receiver, applicable to the burst-mode operation, in 28-nm CMOS technology. With the aims of benefiting the overall optical link power efficiency and link bandwidth, the optical receiver is designed to have high sensitivity and high reconfiguration speed for burst-mode operation. The sensitivity of the receiver is optimized by adjusting the responsivity of APD via its reverse bias voltage, which leads to the highest signal-to-noise ratio (SNR) at the front end. The two-tap feed-forward equalization (FFE), along with two-tap decision feedback equalization, is implemented in a current-integrating fashion to further improve the sensitivity with superior power efficiency to their resistively loaded counterparts. Integrating dc comparator and integrating amplitude comparator are proposed to replace the conventional RC low-pass filters and peak detectors, respectively, in extracting the information of dc offset and signal amplitude within two unit intervals (UIs), empowering significant acceleration of the burst-mode reconfiguration. When the APD is biased at-16 V, its overall responsivity at 1310 nm is 4 A/W, and the optical receiver achieves bit-error-rate (BER) better than 10(-12) at -16-dBm optical modulation amplitude, 2.24-ns reconfiguration time with 5-dB dynamic range, and 1.37-pJ/b energy efficiency at 25 Gb/s.
引用
收藏
页码:1682 / 1693
页数:12
相关论文
共 42 条
  • [31] A 100-Gb/s PAM-4 Optical Receiver With 2-Tap FFE and 2-Tap Direct-Feedback DFE in 28-nm CMOS
    Li, Hao
    Hsu, Chun-Ming
    Sharma, Jahnavi
    Jaussi, James
    Balamurugan, Ganesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (01) : 44 - 53
  • [32] A 25-Gb/s 270-mW Time-to-Digital Converter-Based 8x Oversampling Input-Delayed Data-Receiver in 45-nm SOI CMOS
    Rehman, Sami Ur
    Khafaji, Mohammad Mahdi
    Carta, Corrado
    Ellinger, Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) : 3720 - 3733
  • [33] Analysis and Design of a Power-Scalable Continuous-Time FIR Equalizer for 10 Gb/s to 25 Gb/s Multi-Mode Fiber EDC in 28 nm LP CMOS
    Mammei, Enrico
    Loi, Fabrizio
    Radice, Francesco
    Dati, Angelo
    Bruccoleri, Melchiorre
    Bassi, Matteo
    Mazzanti, Andrea
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 3130 - 3140
  • [34] Beyond 100-Gb/s Direct-detection Transmission using an Optical Receiver Co-integrated with a 28-nm CMOS Gain-tunable Fully-differential TIA
    Hong, Yang
    Li, Ke
    Lacava, Cosimo
    Liu, Shenghao
    Thomson, David J.
    Meng, Fanfan
    Ruan, Xiaoke
    Zhang, Fan
    Reed, Graham T.
    Petropoulos, Periklis
    2020 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2020,
  • [35] A 4x 25-to-28Gb/s 4.9mW/Gb/s-9.7dBm High-Sensitivity Optical Receiver Based on 65nm CMOS for Board-to-Board Interconnects
    Takemoto, Takashi
    Yamashita, Hiroki
    Yazaki, Toru
    Chujo, Norio
    Lee, Yong
    Matsuoka, Yasunobu
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 118 - U905
  • [36] A 102-Gb/s/lane 1.4-Vppd Linear Range PAM-8 Receiver Frontend With Multi-Path Continuous-Time Linear Equalization in 28-nm CMOS
    Lee, Sangwan
    Seo, Hyeongmin
    Son, Seungwoo
    Yeom, Sunoh
    Han, Jaeduk
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4623 - 4627
  • [37] A 0.36-V 5-MS/s Time-Mode Flash ADC With Dickson-Charge-Pump-Based Comparators in 28-nm CMOS
    Esmailiyan, Ali
    Schembari, Filippo
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) : 1789 - 1802
  • [38] A 25Gb/s 5.99pJ/bit SerDes receiver with CTLE and quarter-rate adaptive loop-unrolling 5-tap DFE in 28-nm CMOS technology for wireline mediumreach interconnection
    Liu, Zhaoyang
    Chen, Bao
    Wen, Zhanhao
    Zheng, Xuqiang
    Wang, Zedong
    Xu, Jiang
    Zhen, Wenxiang
    IEICE ELECTRONICS EXPRESS, 2025, 22 (03):
  • [39] A 56 Gb/s DAC-DSP-based transmitter with adaptive retiming clock optimization using inverse-PR-based PD achieving 8-UI converge time in 28-nm CMOS
    Shubin LIU
    Chenxi HAN
    Xiaoteng ZHAO
    Yuhao ZHANG
    Shixin LI
    Hongzhi LIANG
    Lihong YANG
    Zhangming ZHU
    Science China(Information Sciences), 2024, 67 (08) : 347 - 348
  • [40] A 56 Gb/s DAC-DSP-based transmitter with adaptive retiming clock optimization using inverse-PR-based PD achieving 8-UI converge time in 28-nm CMOS
    Liu, Shubin
    Han, Chenxi
    Zhao, Xiaoteng
    Zhang, Yuhao
    Li, Shixin
    Liang, Hongzhi
    Yang, Lihong
    Zhu, Zhangming
    SCIENCE CHINA-INFORMATION SCIENCES, 2024, 67 (08)