Adiabatic Logic: An Alternative Approach To Low Power Application Circuits

被引:0
|
作者
Bhati, Preeti [1 ]
Rizvi, Navaid Z. [1 ]
机构
[1] Gautam Buddha Univ, Sch Informat & Commun Technol, Greater Noida, India
关键词
PFAL; VLSI; CMOS Logic; Adiabatic logic; MUX; Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today's major concerns in designing VLSI circuits have been the amount of power dissipated by these circuits. The Adiabatic logic technique is becoming an answer to the problem of power dissipation. The term 'Adiabatic' refers to the change of state that occurs without the loss or gain of heat. The adiabatic switching technique reduces the power dissipation during switching events. But, adiabatic circuits highly depend upon power clock and parameter variations. In this paper mux, one bit sum and carry adder are designed and simulated on cadence Virtuoso using 180nm technology. In an analysis PFAL is compared with conventional CMOS logic on the basis of frequency and supply voltage. The proposed technique shows the reduction of power dissipation as compared to the conventional CMOS design style. And results analysis accomplishes that adiabatic logic can be used for the implementation of relatively large, complex circuits that dissipate less energy than conventional CMOS designs.
引用
收藏
页码:4255 / 4260
页数:6
相关论文
共 50 条
  • [41] Low-power interface circuits between adiabatic and standard CMOS circuits
    Hu, Jianping
    Zhou, Dong
    Wang, Ling
    Dong, Huiying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 105 - 115
  • [42] Design of Low Power VLSI Circuits Using Two Phase Adiabatic Dynamic Logic (2PADL)
    Sasipriya, P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [43] Low Power Sequential Circuits Using Improved Clocked Adiabatic Logic in 180nm CMOS Processes
    Gautam, Monika
    Nirmal, Uma
    Jain, Raina
    2016 INTERNATIONAL CONFERENCE ON RESEARCH ADVANCES IN INTEGRATED NAVIGATION SYSTEMS (RAINS), 2016,
  • [44] Low-power interface circuits between adiabatic and standard CMOS circuits
    Jianping Hu
    Dong Zhou
    Ling Wang
    Huiying Dong
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 105 - 115
  • [45] Power-gating adiabatic flip-flops and sequential logic circuits
    Hu, Jianping
    Zhoh, Dong
    Wang, Ling
    2007 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS; VOL 2: SIGNAL PROCESSING, COMPUTATIONAL INTELLIGENCE, CIRCUITS AND SYSTEMS, 2007, : 1016 - +
  • [46] A power supply circuit recycling charge in adiabatic dynamic CMOS logic circuits
    Ezaki, D
    Hashizume, M
    Yotsuyanagi, H
    Tamesada, T
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 306 - 311
  • [47] Investigation of Stepwise Charging Circuits for Power-Clock Generation in Adiabatic Logic
    Raghav, Himadri Singh
    Bartlett, Vivian A.
    Kale, Izzet
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,
  • [48] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Dinesh Kumar
    Manoj Kumar
    Microsystem Technologies, 2022, 28 : 587 - 599
  • [49] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [50] A low-power multiplier using adiabatic CPL circuits
    Wang, Ling
    Hu, Jianping
    Dai, Jing
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 21 - 24