Signal Integrity Analysis of DDR3 High-Speed Memory Module

被引:9
|
作者
Chen, Cheng-Kuan [1 ]
Guo, Wei-Da [1 ]
Yu, Chun-Huang [2 ]
Wuo, Ruey-Beei [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] NanYa Technol Corp NTC, DIMM R&D Dept, Taoyuan, Taiwan
关键词
D O I
10.1109/EDAPS.2008.4736009
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a complete simulation methodology is introduced to analyze the signal integrity in a Double Data Rate (DDR3) high-speed memory module. The equivalent models of the first-level package and various discontinuities in Printed Circuit Board (PCB) are extracted, and then linked together by using general transmission-line models for the interconnections. Good agreements between the simulated and measured scattering parameters have confirmed the practicability of the simulation methodology. The fly-by structure is found to be crucial and thinner transmission lines around the Synchronous Dynamic Random Memory (SDRAM) region should be employed for achieving impedance matching with suitable design graph constructed accordingly. Finally, the effects of these models on the eye diagram are simulated to access their significance, for which the fly-by design is found to be the most critical, followed in order by package connections, via transitions, serpentine delay lines, and bends.
引用
收藏
页码:101 / +
页数:2
相关论文
共 50 条
  • [31] High-Speed Signal Integrity Design for HDCA Systems
    Kwon, Wonok
    Kim, Young Woo
    2018 INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY CONVERGENCE (ICTC), 2018, : 1267 - 1269
  • [32] Application in high-speed signal acquisition of DDR SDRAM MegaCore Controller
    Bi, ZK
    Huang, ZP
    Wang, YK
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 4, 2005, : 362 - 365
  • [33] High-Speed Channel Modeling with Deep Neural Network for Signal Integrity Analysis
    Lu, Tianjian
    Wu, Ken
    Yang, Zhiping
    Sun, Ju
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [34] Design and signal-integrity analysis of a backplane for high-speed digital systems
    Zhang, H
    Hong, W
    Wang, YQ
    Wang, W
    Hu, JS
    Wang, HM
    Yang, GQ
    Zhang, NZ
    Cui, TJ
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2005, 45 (03) : 194 - 199
  • [35] Signal Integrity Analysis of High-Speed Single-Ended and Differential Vias
    Shen, Zuwei
    Tong, Jian
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 65 - +
  • [36] High-Speed Channel Modeling With Machine Learning Methods for Signal Integrity Analysis
    Lu, Tianjian
    Sun, Ju
    Wu, Ken
    Yang, Zhiping
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2018, 60 (06) : 1957 - 1964
  • [37] TOOLS PROVIDE EMI AND SIGNAL-INTEGRITY ANALYSIS FOR HIGH-SPEED DESIGNS
    DONLIN, M
    COMPUTER DESIGN, 1994, 33 (05): : 100 - 100
  • [38] Energy-Aware Signal Integrity Analysis for High-Speed PCB Links
    Mueller, Sebastian
    Reuschel, Torsten
    Rimolo-Donadio, Renato
    Kwark, Young H.
    Bruens, Heinz-Dietrich
    Schuster, Christian
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (05) : 1226 - 1234
  • [39] Power and Signal Integrity Analysis of High-speed Mixed-signal Backplane Based on VPX
    Meng Hua
    Niu Minxi
    Tan Anju
    Miao Jianghong
    2018 IEEE SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL INTEGRITY AND POWER INTEGRITY (EMC, SI & PI), 2018, : 577 - 581
  • [40] Managing signal integrity in tomorrow's high-speed flash-memory-system designs
    Keller, Perry
    EDN, 2011, 56 (02) : 44 - 46