Logic synthesis for look-up table based FPGAs using functional decomposition and Boolean resubstitution

被引:0
|
作者
Sawada, H
Suyama, T
Nagoya, A
机构
关键词
FPGA; look-up table (LUT); functional decomposition; Boolean resubstitution; support minimization;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a logic synthesis method for look-up table (LUT) based field programmable gate arrays (FPGAs). We determine functions to be mapped to LUTs by functional decomposition for each of single-output functions. To share LUTs among several functions, we use a new Boolean resubstitution technique. Resubstitution is used to determine whether an existing function is useful to realize another function; thus, we can share common functions among two or more functions. The Boolean resubstitution proposed in this paper is customized for an LUT network synthesis because it is based on support minimization for an incompletely specified function. Experimental results show that our synthesis method produces a small size circuit in a practical amount of time.
引用
收藏
页码:1017 / 1023
页数:7
相关论文
共 50 条
  • [31] Look-up table based hardware processors for multiparameter analysis
    Mikhalev, DP
    Parfionov, AN
    CZECHOSLOVAK JOURNAL OF PHYSICS, 1998, 48 : 105 - 113
  • [32] Cryptanalysis of dynamic look-up table based chaotic cryptosystems
    Alvarez, G
    Montoya, F
    Romera, M
    Pastor, G
    PHYSICS LETTERS A, 2004, 326 (3-4) : 211 - 218
  • [33] Size reduction of look-up table based print models
    Lippens, Stefaan
    Philips, Wilfried
    2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 1525 - +
  • [34] Look-up table based task planning for humanoid robot
    Kim, M
    Cho, K
    Chung, WJ
    You, BJ
    Lee, CW
    INTELLIGENT AUTONOMOUS SYSTEMS 6, 2000, : 265 - 272
  • [35] A Table Look-Up Based Ternary Neural Network Processor
    Suzuki, Yuta
    Soga, Naoto
    Sato, Shimpei
    Nakahara, Hiroki
    2020 IEEE 50TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2020), 2020, : 188 - 193
  • [36] Real Time Multitasking In Arduino Using Look-Up Table
    Nandha, G.
    Ramassamy, E.
    Malarvizhi, P.
    Harikumar, P. S.
    Gokularaman, V.
    2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [37] Optimal look-up table-based data hiding
    Wang, X.
    Zhang, X. -P.
    IET SIGNAL PROCESSING, 2011, 5 (02) : 171 - 179
  • [38] Look-up table based chaotic encryption of audio files
    Ganesan, K.
    Muthukumar, R.
    Murali, K.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1951 - +
  • [39] Minimum distortion look-up table based data hiding
    Wang, Xiaofeng
    Zhang, Xiao-Ping
    2006 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO - ICME 2006, VOLS 1-5, PROCEEDINGS, 2006, : 1337 - +
  • [40] Efficient logic synthesis for FPGAs with functional decomposition based on information relationship measures
    Rawski, M
    Luba, T
    Jozwiak, L
    Chojnacki, A
    24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 8 - 15