Logic synthesis for look-up table based FPGAs using functional decomposition and Boolean resubstitution

被引:0
|
作者
Sawada, H
Suyama, T
Nagoya, A
机构
关键词
FPGA; look-up table (LUT); functional decomposition; Boolean resubstitution; support minimization;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a logic synthesis method for look-up table (LUT) based field programmable gate arrays (FPGAs). We determine functions to be mapped to LUTs by functional decomposition for each of single-output functions. To share LUTs among several functions, we use a new Boolean resubstitution technique. Resubstitution is used to determine whether an existing function is useful to realize another function; thus, we can share common functions among two or more functions. The Boolean resubstitution proposed in this paper is customized for an LUT network synthesis because it is based on support minimization for an incompletely specified function. Experimental results show that our synthesis method produces a small size circuit in a practical amount of time.
引用
收藏
页码:1017 / 1023
页数:7
相关论文
共 50 条
  • [21] Reversible Logic Synthesis of Boolean Functions Using Functional Decomposition
    Rawski, Mariusz
    Szotkowski, Piotr
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 380 - 385
  • [22] Fast computation of the kinoform using look-up table
    Jin, Hongzhen
    Li, Yong
    Wang, Hui
    Yingyong Jiguang/Applied Laser Technology, 2002, 22 (01):
  • [23] A Novel Polynomial Predistorter Based on Look-Up Table
    Chen, Bin
    Ren, Guo-chun
    Chen, Jin
    Gong, Yu-ping
    ASIA-PACIFIC YOUTH CONFERENCE ON COMMUNICATION TECHNOLOGY 2010 (APYCCT 2010), 2010, : 632 - 635
  • [24] A shifter look-up table technique based on HXDSP
    Ye H.
    Gu N.
    Lin C.
    Zhang X.
    Chen R.
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2019, 45 (10): : 2044 - 2050
  • [25] Modeling for drying kinetics of papaya fruit using fuzzy logic table look-up scheme
    Aghdam, Khodabakhsh S. H.
    Yousefi, A. R.
    Mohebbi, M.
    Razavi, S. M. A.
    Orooji, A.
    Akbarzadeh-Totonchi, M. R.
    INTERNATIONAL FOOD RESEARCH JOURNAL, 2015, 22 (03): : 1234 - 1239
  • [26] Exploiting binary functionality in quaternary look-up tables for increased functional density in multiple-valued logic FPGAs
    Kelly, PM
    McGinnity, TM
    Maguire, LP
    McDaid, L
    ELECTRONICS LETTERS, 2005, 41 (06) : 300 - 302
  • [27] An Efficient Low Power Multiple-Value Look-Up Table Targeting Quaternary FPGAs
    Lazzari, Cristiano
    Fernandes, Jorge
    Flores, Paulo
    Monteiro, Jose
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 84 - +
  • [28] A linear convergent functional iterative division without a look-up table
    Holimath, Viay
    Bruguera, Javier
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 236 - +
  • [29] Task planning for humanoid robots using look-up table
    Kim, M
    Cho, K
    You, BJ
    Lee, CW
    ROBOTICS AND AUTONOMOUS SYSTEMS, 2002, 40 (2-3) : 205 - 212
  • [30] Demonstration of a VCSEL-based optoelectronic look-up table
    Irakliotis, LJ
    Stanko, PJ
    Wilmsen, CW
    Mitkas, PA
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1997, 9 (04) : 502 - 504