Optimal process integration of gate insulator and a-Si layers in large-sized a-Si thin-film-transistor

被引:0
|
作者
Lee, Hao-Chieh [1 ]
Chang-Liao, Kuei-Shu [1 ]
Li, Yan-Lin [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu, Taiwan
关键词
Process integration; Large-sized a-Si TFT; I-off; V-th shift; BIAS DEPENDENCE; SILICON; INSTABILITY; DEPOSITION; MECHANISMS; TFTS;
D O I
10.1016/j.mee.2015.04.027
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An optimal process integration on the gate insulator (GI) and intrinsic a-Si layer of large-sized amorphous silicon thin film transistor (a-Si TFT) is proposed in this work to effectively reduce off current (I-off) and threshold voltage (V-th) shift under high and low electrical-field stresses. The proposed optimal integration is to apply the better deposition conditions of gate insulator (GI) and a-Si layer. It is experimentally found that the I-off of large-sized a-Si TFT with the optimal integration can be reduced by at least 50%, and the Vth shift (Delta V-th) after high and low electrical-field stresses can also be reduced by around 40%. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:201 / 205
页数:5
相关论文
共 50 条
  • [41] Effect of hydrogen on dangling bond in a-Si thin film
    Lim, P. K.
    Tam, W. K.
    Yeung, L. F.
    Lam, F. M.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON NANOSCIENCE AND TECHNOLOGY, 2007, 61 : 708 - 712
  • [42] AC Gate-Drain-Bias Stress Study of a-si Thin Film Transistors
    Yang, Chao-Yu
    Huang, Shih-Che
    Chiu, Hao-Lin
    Lin, Jing-Shun
    Chen, Chien-Hung
    IDW'11: PROCEEDINGS OF THE 18TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2011, : 181 - 182
  • [43] Design of Driving Transistor in a-Si:H TFT Gate Driver Circuit
    Zheng, Can
    Liao, Congwei
    Li, Jianhua
    Zhang, Shengdong
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [44] PRINTING APPLICATIONS OF A-SI THIN-FILM TRANSISTORS
    TUAN, HC
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1989, 115 (1-3) : 132 - 137
  • [45] Low temperature Si dot thin-film-transistor memory
    Nomoto, K
    Gosain, DP
    Noguchi, T
    Usui, S
    Mori, Y
    SEMICONDUCTOR QUANTUM DOTS, 2000, 571 : 25 - 30
  • [46] Low temperature Si dot thin-film-transistor memory
    Nomoto, K.
    Gosain, D.P.
    Noguchi, T.
    Usui, S.
    Mori, Y.
    Materials Research Society Symposium - Proceedings, 2000, 571 : 25 - 30
  • [47] Photoresist-free fabrication process for a-Si:H thin film transistors
    Princeton Univ, Princeton, United States
    Journal of Non-Crystalline Solids, 227-230 (Pt 2): : 1217 - 1220
  • [48] Photoresist-free fabrication process for a-Si:H thin film transistors
    Gleskova, H
    Wagner, S
    Shen, DS
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1998, 227 : 1217 - 1220
  • [49] Modeling and scaling of a-Si:H and poly-Si thin film transistors
    Shur, MS
    Slade, HC
    Ytterdal, T
    Wang, L
    Xu, Z
    Hack, M
    Aflatooni, K
    Byun, Y
    Chen, Y
    Froggatt, M
    Krishnan, A
    Mei, P
    Meiling, H
    Min, BH
    Nathan, A
    Sherman, S
    Stewart, M
    Theiss, S
    AMORPHOUS AND MICROCRYSTALLINE SILICON TECHNOLOGY - 1997, 1997, 467 : 831 - 842
  • [50] Photoelectron spectroscopic investigations of very thin a-Si:H layers
    Schmidt, M
    Schoepke, A
    Milch, O
    Lussky, T
    Fuhs, W
    AMORPHOUS AND NANOCRYSTALLINE SILICON-BASED FILMS-2003, 2003, 762 : 125 - 130