Optimal process integration of gate insulator and a-Si layers in large-sized a-Si thin-film-transistor

被引:0
|
作者
Lee, Hao-Chieh [1 ]
Chang-Liao, Kuei-Shu [1 ]
Li, Yan-Lin [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu, Taiwan
关键词
Process integration; Large-sized a-Si TFT; I-off; V-th shift; BIAS DEPENDENCE; SILICON; INSTABILITY; DEPOSITION; MECHANISMS; TFTS;
D O I
10.1016/j.mee.2015.04.027
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An optimal process integration on the gate insulator (GI) and intrinsic a-Si layer of large-sized amorphous silicon thin film transistor (a-Si TFT) is proposed in this work to effectively reduce off current (I-off) and threshold voltage (V-th) shift under high and low electrical-field stresses. The proposed optimal integration is to apply the better deposition conditions of gate insulator (GI) and a-Si layer. It is experimentally found that the I-off of large-sized a-Si TFT with the optimal integration can be reduced by at least 50%, and the Vth shift (Delta V-th) after high and low electrical-field stresses can also be reduced by around 40%. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:201 / 205
页数:5
相关论文
共 50 条
  • [31] Process integration of a-Si:H Schottky diode and thin film transistor for low-energy X-ray imaging applications
    Park, B
    Murthy, RVR
    Sazonov, A
    Nathan, A
    Chamberlain, SG
    AMORPHOUS AND MICROCRYSTALLINE SILICON TECHNOLOGY-1998, 1998, 507 : 237 - 242
  • [32] Metastable changes in a-Si:H/a-Si,N:H thin-film transistors by light illumination
    Park, HR
    Oh, DS
    Kim, CD
    Park, GC
    So, CH
    Lee, CS
    Jang, J
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1997, 30 : S221 - S225
  • [33] Gated-four-probe a-Si:H thin-film transistor structure
    Chen, CY
    Chiang, CS
    Kanicki, J
    55TH ANNUAL DEVICE RESEARCH CONFERENCE, DIGEST - 1997, 1997, : 52 - 53
  • [34] Characteristics imrovement for flexible a-Si:H Thin Film Transistor with post treatment processes
    Teng, Li-Feng
    Liu, Po-Tsun
    Chou, Yi-Teh
    Fan, Yang-Shun
    IDW'10: PROCEEDINGS OF THE 17TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2010, : 2207 - 2209
  • [35] Nonuniform threshold voltage profile in a-Si:H thin film transistor stressed under both gate and drain biases
    Wie, C. R.
    Tang, Z.
    Park, M. S.
    JOURNAL OF APPLIED PHYSICS, 2008, 104 (11)
  • [36] Characteristics of new poly-Si thin film transistor with a-Si channel region near the source/drain
    Jeon, JH
    Park, CM
    Yoo, JS
    Kim, CH
    Han, MK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1998, 37 (3B): : 1064 - 1066
  • [37] a-si gate driver integration with time shared data driving
    Kim, Binn
    Jang, Yong Ho
    Yoon, Soo Young
    Chun, Min Doo
    Cho, Hyung Nyuck
    Cho, Nam Wook
    Sohn, Choong Yong
    Jo, Sung Hak
    Choi, Seung Chan
    Kim, Chang-Dong
    Chung, In-Jae
    IDW/AD '05: PROCEEDINGS OF THE 12TH INTERNATIONAL DISPLAY WORKSHOPS IN CONJUNCTION WITH ASIA DISPLAY 2005, VOLS 1 AND 2, 2005, : 1073 - 1076
  • [38] Effect of a-SiN:H thin film deposited by PE/RACVD on a-Si:H thin film transistor
    Kang, Jae Wook
    Park, Kyung Won
    Park, Byung Nam
    Moon, Kyo Ho
    Choi, Sie Young
    Sohn, Young Soo
    MOLECULAR CRYSTALS AND LIQUID CRYSTALS, 2006, 459 : 157 - 165
  • [39] High performance a-Si:H thin film transistors based on aluminum gate metallization
    Nathan, A
    Murthy, RVR
    Park, B
    Chamberlain, SG
    MICROELECTRONICS RELIABILITY, 2000, 40 (06) : 947 - 953
  • [40] Stabilizing a-Si thin-film PV materials
    不详
    EPRI JOURNAL, 1998, 23 (04): : 6 - 7