Optimal process integration of gate insulator and a-Si layers in large-sized a-Si thin-film-transistor

被引:0
|
作者
Lee, Hao-Chieh [1 ]
Chang-Liao, Kuei-Shu [1 ]
Li, Yan-Lin [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu, Taiwan
关键词
Process integration; Large-sized a-Si TFT; I-off; V-th shift; BIAS DEPENDENCE; SILICON; INSTABILITY; DEPOSITION; MECHANISMS; TFTS;
D O I
10.1016/j.mee.2015.04.027
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An optimal process integration on the gate insulator (GI) and intrinsic a-Si layer of large-sized amorphous silicon thin film transistor (a-Si TFT) is proposed in this work to effectively reduce off current (I-off) and threshold voltage (V-th) shift under high and low electrical-field stresses. The proposed optimal integration is to apply the better deposition conditions of gate insulator (GI) and a-Si layer. It is experimentally found that the I-off of large-sized a-Si TFT with the optimal integration can be reduced by at least 50%, and the Vth shift (Delta V-th) after high and low electrical-field stresses can also be reduced by around 40%. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:201 / 205
页数:5
相关论文
共 50 条
  • [1] Improved reliability of large-sized a-Si thin-film-transistor by back channel treatment in H2
    Lee, Hao-Chieh
    Chang-Liao, Kuei-Shu
    Li, Yan-Lin
    MICROELECTRONICS RELIABILITY, 2015, 55 (11) : 2178 - 2182
  • [2] On the reaction between a-Si and Mo in an a-Si thin-film transistor (TFT)
    Zhao, Ying
    Xiong, Shaozhen
    Wang, Zongpan
    Meng, Zhiguo
    Dai, Yongping
    Zhou, Zhenhua
    Zhang, Jianjun
    Yao, Lun
    Guangdianzi Jiguang/Journal of Optoelectronics Laser, 1999, 10 (02): : 102 - 106
  • [3] Circuit-Level Impact of a-Si:H Thin-Film-Transistor Degradation Effects
    Allee, David R.
    Clark, Lawrence T.
    Vogt, Bryan D.
    Shringarpure, Rahul
    Venugopal, Sameer M.
    Uppili, Shrinivas Gopalan
    Kaftanoglu, Korhan
    Shivalingaiah, Hemanth
    Li, Zi P.
    Fernando, J. J. Ravindra
    Bawolek, Edward J.
    O'Rourke, Shawn M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (06) : 1166 - 1176
  • [4] Electro-optical simulation of a-Si thin-film-transistor liquid-crystal display pixels
    Pena, JMS
    Pérez, I
    Vázquez, C
    Otón, JM
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2001, 29 (03) : 198 - 199
  • [5] THE RESOLUTION OF A-SI THIN-FILM TRANSISTOR INSTABILITY MECHANISMS
    POWELL, MJ
    VANBERKEL, C
    FRENCH, ID
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1987, 97-8 : 321 - 324
  • [6] Electrolyte-gate a-Si:H thin film transistors
    Gonçalves, DI
    Prazeres, DM
    Chu, V
    Conde, JP
    AMORPHOUS AND NANOCRYSTALLINE SILICON SCIENCE AND TECHNOLOGY-2005, 2005, 862 : 623 - 628
  • [8] Study and Simulation of the Heterojunction Thin Film Solar Cell a-Si(n)/a-Si(i)/c-Si(p)/a-Si(i)/a-Si(p)
    Toufik, Zarede
    Hamza, Lidjici
    Mohamed, Fathi
    Achour, Mahrane
    JOURNAL OF ELECTRONIC MATERIALS, 2016, 45 (08) : 3943 - 3948
  • [9] Study and Simulation of the Heterojunction Thin Film Solar Cell a-Si(n)/a-Si(i)/c-Si(p)/a-Si(i)/a-Si(p)
    Zarede Toufik
    Lidjici Hamza
    Fathi Mohamed
    Mahrane Achour
    Journal of Electronic Materials, 2016, 45 : 3943 - 3948
  • [10] Effect of 2nd gate insulator thickness on the performance of a-Si:H thin-film transistor on plastic substrate
    Chung, JK
    Ahn, JH
    Won, SH
    Jang, J
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2004, 45 : S776 - S778