Reliability Evaluation of Turbo Decoders Implemented on SRAM-FPGAs

被引:6
|
作者
Gao, Zhen [1 ]
Zhang, Lingling [1 ]
Han, Ruishi [1 ]
Reviriego, Pedro [2 ]
Li, Zhiqiang [3 ]
机构
[1] Tianjin Univ, Sch Elect & Informat Engn, Tianjin, Peoples R China
[2] Univ Carlos III Madrid, Dept Ingn Telemat, Madrid, Spain
[3] Luoyang Newvid Technol Co Ltd, Luoyang, Peoples R China
基金
中国国家自然科学基金; 中国博士后科学基金;
关键词
Turbo decoder; Single Event Upsets (SEU); reliability; FPGA; user memory; configuration memory; SYSTEMS;
D O I
10.1109/vts48691.2020.9107638
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Turbo codes are widely used in satellite communications. When a Turbo decoder is implemented on a Field Programmable Gate Array (FPGA) in a space platform, it will suffer Single Event Upsets (SEUs) that can cause failures and disrupt communications. In this paper, the reliability of Turbo decoders implemented on FPGAs is evaluated. The Turbo decoder with Log-MAP algorithm is implemented on an SRAM-FPGA. Then, fault injection experiments are conducted to simulate the effects of SEU on the user memory and on the configuration memory of the Turbo decoder. Experimental results show that, for user memory, the SEU tolerance rate is over 95%, and the effect of SEU is related to the iteration period, bit position and Signal to Noise Ratio (SNR). In particular, SEUs on the control/address registers and on the interleaving table have a larger impact than on other registers or memories. For the configuration memory, the SEU tolerance rate is higher than 86%, and decreases as SNR increases. In general, the Turbo decoder exhibits a high reliability against SEUs, and the user memory is more reliable than the configuration memory.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design of SEU-Tolerant Turbo Decoders Implemented on SRAM-FPGAs
    Gao, Zhen
    Zhang, Lingling
    Yan, Tong
    Guo, Kangkang
    Xu, Zhan
    Reviriego, Pedro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (12) : 2563 - 2572
  • [2] Reliability Evaluation of Digital Channelizers Implemented on SRAM-FPGAs
    Gao, Zhen
    Xiao, Jiajun
    Reviriego, Pedro
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [3] Reliability Evaluation of Polyphase-filter based Decimators Implemented on SRAM-FPGAs
    Gao, Zhen
    Zhu, Jinhua
    Yan, Lina
    Yan, Tong
    Reviriego, Pedro
    2019 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2019,
  • [4] Soft Errors in SRAM-FPGAs: A Comparison of Two Complementary Approaches
    Alderighi, Monica
    Casini, Fabio
    D'Angelo, Sergio
    Mancini, Marcello
    Pastore, Sandro
    Sterpone, Luca
    Violante, Massimo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (04) : 2267 - 2273
  • [5] Soft Errors in SRAM-FPGAs: a Comparison of Two Complementary Approaches
    Alderighi, Monica
    Casini, Fabio
    D'Angelo, Sergio
    Mancini, Marcello
    Pastore, Sandro
    Sterpone, Luca
    Violante, Massimo
    RADECS 2007: PROCEEDINGS OF THE 9TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, 2007, : 524 - +
  • [6] A Methodology for the Design of Fault Tolerant Parallel Digital Channelizers on SRAM-FPGAs
    Gao, Zhen
    Xiao, Jiajun
    Liu, Qiang
    Ullah, Anees
    Reviriego, Pedro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (05) : 2003 - 2015
  • [7] GABES: A genetic algorithm based environment for SEU testing in SRAM-FPGAs
    Bernardeschi, Cinzia
    Cassano, Luca
    Cimino, Mario G. C. A.
    Domenici, Andrea
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (10) : 1243 - 1254
  • [8] Evaluation of fault-tolerant designs implemented on SRAM-Based FPGAs
    Asadi, G
    Mirema, SG
    Zarandi, HR
    Ejlali, A
    10TH IEEE PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2004, : 327 - 332
  • [9] Fast reliability evaluation for SRAM-based spaceborne FPGAs
    Zhao, Lei
    Wang, Zulin
    Zhou, Lina
    Yang, Lan
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2013, 39 (07): : 863 - 868
  • [10] SEU-X: a SEu Un-eXcitability prover for SRAM-FPGAs
    Bernardeschi, Cinzia
    Cassano, Luca
    Domenici, Andrea
    2012 IEEE 18TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2012, : 25 - 30