Relative timing based verification of timed circuits and systems

被引:13
|
作者
Kim, H [1 ]
Beerel, PA [1 ]
Stevens, K [1 ]
机构
[1] Univ So Calif, Asynchronous CAD Grp, Los Angeles, CA 90089 USA
关键词
D O I
10.1007/0-387-21600-6_9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are particularly challenging to design and verify due to complicated timing constraints that must hold to ensure correct operation. Identifying a small, sufficient, and easily verifiable set of relative timing constraints simplifies both design and verification. However the manual identification of these constraints is a complex and error-prone process. This paper presents the first systematic algorithm to generate and optimize relative timing constraints sufficient to guarantee correctness. The algorithm has been implemented in our RTCG tool and has been applied to several real-life circuits. In all cases, the tool successfully generates a sufficient set of easily verifiable relative timing constraints. Moreover, the generated constraint sets are the same size or smaller than that of the hand-optimized constraints.
引用
收藏
页码:115 / 124
页数:10
相关论文
共 50 条
  • [1] Automatic abstraction for verification of timed circuits and systems
    Zheng, H
    Mercer, E
    Myers, C
    COMPUTER AIDED VERIFICATION, PROCEEDINGS, 2001, 2102 : 182 - 193
  • [2] Timed verification of asynchronous circuits
    Moller, J
    Hulgaard, H
    Andersen, HR
    CONCURRENCY AND HARDWARE DESIGN: ADVANCED IN PETRI NETS, 2002, 2549 : 274 - 312
  • [3] Learning Based Timing Closure on Relative Timed Design
    Sharma, Tannu
    Kolluru, Sumanth
    Stevens, Kenneth S.
    VLSI-SOC: DESIGN TRENDS, VLSI-SOC 2020, 2021, 621 : 133 - 148
  • [4] POSET timing and its application to the synthesis and verification of gate-level timed circuits
    Myers, CJ
    Rokicki, TG
    Meng, THY
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 769 - 786
  • [5] Verification of timed circuits with symbolic delays
    Clarisó, R
    Cortadella, J
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 628 - 633
  • [6] Timing verification of dynamic circuits
    Venkat, K
    Chen, L
    Lin, I
    Mistry, P
    Madhani, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 452 - 455
  • [7] Verification of timed circuits with failure directed abstractions
    Zheng, H
    Myers, CJ
    Walter, D
    Little, S
    Yoneda, T
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 28 - 35
  • [8] Incremental verification of component-based timed systems
    Julliand, J.
    Mountassir, H.
    Oudot, E.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2011, 42 (2-3) : 159 - 176
  • [9] On the timed automata-based verification of Ravenscar systems
    Ober, Iulian
    Halbwachs, Nicolas
    RELIABLE SOFTWARE TECHNOLOGIES - ADA-EUROPE 2008, 2008, 5026 : 30 - +
  • [10] On the Verification of Detectability for Timed Systems
    Dong, Weijie
    Yin, Xiang
    Zhang, Kuize
    Li, Shaoyuan
    2022 AMERICAN CONTROL CONFERENCE, ACC, 2022, : 3752 - 3758