Relative timing based verification of timed circuits and systems

被引:13
|
作者
Kim, H [1 ]
Beerel, PA [1 ]
Stevens, K [1 ]
机构
[1] Univ So Calif, Asynchronous CAD Grp, Los Angeles, CA 90089 USA
关键词
D O I
10.1007/0-387-21600-6_9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are particularly challenging to design and verify due to complicated timing constraints that must hold to ensure correct operation. Identifying a small, sufficient, and easily verifiable set of relative timing constraints simplifies both design and verification. However the manual identification of these constraints is a complex and error-prone process. This paper presents the first systematic algorithm to generate and optimize relative timing constraints sufficient to guarantee correctness. The algorithm has been implemented in our RTCG tool and has been applied to several real-life circuits. In all cases, the tool successfully generates a sufficient set of easily verifiable relative timing constraints. Moreover, the generated constraint sets are the same size or smaller than that of the hand-optimized constraints.
引用
收藏
页码:115 / 124
页数:10
相关论文
共 50 条
  • [41] Partial order reduction for detecting safety and timing failures of timed circuits
    Pradubsuwun, D
    Yoneda, T
    Myers, C
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07): : 1646 - 1661
  • [42] Partial order reduction for detecting safety and timing failures of timed circuits
    Pradubsuwun, D
    Yoneda, T
    Myers, C
    AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS, PROCEEDINGS, 2004, 3299 : 339 - 353
  • [43] Incremental Inductive Verification of Parameterized Timed Systems
    Isenberg, Tobias
    2015 15TH INTERNATIONAL CONFERENCE ON APPLICATIONS OF CONCURRENCY TO SYSTEM DESIGN (ACSD), 2015, : 1 - 9
  • [44] Verification of continuous dynamical systems by timed automata
    Sloth, Christoffer
    Wisniewski, Rafael
    FORMAL METHODS IN SYSTEM DESIGN, 2011, 39 (01) : 47 - 82
  • [45] On the verification of detectability for timed discrete event systems
    Dong, Weijie
    Zhang, Kuize
    Li, Shaoyuan
    Yin, Xiang
    AUTOMATICA, 2024, 164
  • [46] Formal verification of timed systems: A survey and perspective
    Wang, F
    PROCEEDINGS OF THE IEEE, 2004, 92 (08) : 1283 - 1305
  • [47] Failure trace analysis of timed circuits for automatic timing constraints derivation
    Kitai, T
    Yoneda, T
    Myers, C
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (11): : 2555 - 2564
  • [48] Verification of timed automata based on similarity
    Dembinski, P
    Penczek, W
    Pólrola, A
    FUNDAMENTA INFORMATICAE, 2002, 51 (1-2) : 59 - 89
  • [49] Correctness Verification and Quantitative Evaluation of Timed Systems Based on Stochastic State Classes
    Vicario, Enrico
    QUANTITATIVE EVALUATION OF SYSTEMS: QEST 2008, PROCEEDINGS, 2008, : 321 - 321
  • [50] Timed process algebra (With a focus on explicit termination and relative-timing)
    Baeten, JCM
    Reniers, MA
    FORMAL METHODS FOR THE DESIGN OF REAL-TIME SYSTEMS, 2004, 3185 : 59 - 97