Transparent DFT: A design for testability and test generation approach for synchronous sequential circuits

被引:2
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M.
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
基金
美国国家科学基金会;
关键词
design for testability (DFT); scan circuits; synchronous sequential circuits; test compaction; test generation;
D O I
10.1109/TCAD.2005.855947
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design for testability (DFT) approach for synchronous sequential circuits that combines scan with nonscan DFT in a transparent way. DFT control inputs and scan chain inputs are used as primary inputs of the circuit, and scan chain outputs are used as primary outputs of the circuit during test generation to eliminate the distinction between functional clock cycles and the various types of nonfunctional clock cycles. The result is 1) short test application times due to the nonscan DFT modes and the ability to use limited scan operations and 2) the ability to detect all the combinationally irredundant faults due to the scan mode.
引用
收藏
页码:1170 / 1175
页数:6
相关论文
共 50 条
  • [41] An efficient test relaxation technique for synchronous sequential circuits
    El-Maleh, A
    Al-Utaibi, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) : 933 - 940
  • [42] On static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 215 - 220
  • [43] Static compaction of test sequences for synchronous sequential circuits
    Xu, CP
    Li, Z
    Mo, W
    ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 160 - 163
  • [44] An efficient test relaxation technique for synchronous sequential circuits
    El-Maleh, A
    Al-Utaibi, K
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 179 - 185
  • [45] An Efficient Design for Testability Approach of Reversible Logic Circuits
    Mondal, Joyati
    Deb, Arighna
    Das, Debesh K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [46] Fsm Test: functional test generation for sequential circuits
    Politecnico di Milano, Milano, Italy
    Integr VLSI J, 3 (303-325):
  • [47] Design for testability and DC test of switched-capacitor circuits
    Ihs, H
    Dufaza, C
    ELECTRONICS LETTERS, 1996, 32 (08) : 701 - 702
  • [48] Design for testability and DC test of switched-capacitor circuits
    Universite Montpellier II, Montpellier, France
    Electron Lett, 8 (701-702):
  • [49] A partitioning and storage based built-in test pattern generation method for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 148 - 153
  • [50] Testability and test generation for majority voting fault-tolerant circuits
    Stroud, Charles E.
    Barbour, Ahmed E.
    Journal of Electronic Testing: Theory and Applications (JETTA), 1993, 4 (03): : 201 - 214