Timing simulation with VHDL simulators

被引:0
|
作者
Maksimovic, DM [1 ]
Litovski, VB [1 ]
机构
[1] Univ Nish, Fac Elect Engn, YU-18000 Nish, Yugoslavia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose an original method for timing simulation within a VHDL logic simulator framework. This method enables standard VHDL simulator to evaluate the longest path delays to all the signals in the circuit with only one run of the logic simulator. Timing simulation is performed at simulation time t=0 at the cost of a negligible increase of CPU time needed for the simulation. Results of the timing simulation of the ISCAS'85 benchmark circuits with a VHDL simulator are presented that prove that the proposed method is extremely efficient and appropriate for interactive use in the early phases of the design process where timing analysis needs to be repeated as the circuit design is optimized or refined.
引用
收藏
页码:655 / 658
页数:4
相关论文
共 50 条
  • [31] Verilog-VHDL Simulation Interoperability
    胡燕翔
    刘明业
    Journal of Beijing Institute of Technology(English Edition), 2003, (English Edition) : 124 - 128
  • [32] Optical link simulation using VHDL
    Koh, S
    Ye, L
    PROCEEDINGS OF THE IEEE SOUTHEASTCON '96: BRINGING TOGETHER EDUCATION, SCIENCE AND TECHNOLOGY, 1996, : 187 - 190
  • [33] Using VHDL for board level simulation
    European Space Agency
    IEEE Des Test Comput, 3 (66-78):
  • [34] Using VHDL for board level simulation
    Habinc, S
    Sinander, P
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (03): : 66 - 78
  • [35] Simulation of the 16550 UART using VHDL
    Vakilzadian, H
    Siew, A
    PROCEEDINGS OF THE 1998 SUMMER COMPUTER SIMULATION CONFERENCE: SIMULATION AND MODELING TECHNOLOGY FOR THE TWENTY-FIRST CENTURY, 1998, : 684 - 688
  • [36] A New Algorithm for VHDL Parallel Simulation
    Garcia-Dopico, Antonio
    Perez, Antonio
    Rodriguez, Santiago
    Isabel Garcia, Maria
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [37] Analogue fault simulation in standard VHDL
    Bruls, E
    Verstraelen, M
    Zwemstra, T
    Meijer, P
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 380 - 385
  • [38] VHDL approach improves nonlinear simulation
    Serdyuk, G
    Goodman, D
    MICROWAVES & RF, 2001, 40 (11) : 76 - +
  • [39] Distributed simulation of VHDL using Jini
    Casal-Gimenez, J
    Walczowski, LT
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 733 - 736
  • [40] Fault simulation of behavioral VHDL model
    Stefanovic, J
    KNOWLEDGE-BASED SOFTWARE ENGINEERING, 1998, 48 : 303 - 306