A new single-clock flip-flop for half-swing clocking

被引:0
|
作者
Kwon, YS [1 ]
Park, IC [1 ]
Kyung, CM [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Yusong Gu, Taejon 305701, South Korea
关键词
low-power circuit; clocking power; half-swing clocking;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new hip-hop configuration for half-swing clocking is proposed to save total clocking power. In the proposed scheme, only NMOS's are clocked with the half-swing clock in order to make it operate without level converters or any additional logics which were used in the earlier half-swing clocking schemes. V-cc is supplied to the random logic circuits and flip-flops while V-cc/2 is supplied to the clock network and some parts of the Aip-flop to reduce the power consumed in the clock network. Compared to the conventional scheme, the proposed flip-flop configuration can save the clocking power by 40%.
引用
收藏
页码:2521 / 2526
页数:6
相关论文
共 50 条
  • [21] A new type of high-performance low-power low clock-swing TSPC flip-flop
    Hu, Yingbo
    Li, Zhaolin
    Zhou, Runde
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 130 - 133
  • [22] Single Phase Clock Based Radiation Tolerant D Flip-flop Circuit
    Jain, A.
    Veggetti, A.
    Crippa, D.
    Benfante, A.
    Gerardin, S.
    Bagatin, M.
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [23] A multiple-input single-phase clock flip-flop family
    Hobson, RF
    Dyck, AR
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 240 - 241
  • [24] Low-Swing Differential Conditional Capturing Flip-Flop for LC Resonant Clock Distribution Networks
    Esmaeili, Seyed E.
    Al-Kahlili, Asim J.
    Cowan, Glenn E. R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (08) : 1547 - 1551
  • [25] Design of low power clocking system using merged flip-flop technique
    Ashna, V. R.
    Jagadeeswari, M.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [26] Low clock-swing conditional-precharge flip-flop for more than 30% power reduction
    Zhang, Y
    Yang, HZ
    Wang, H
    ELECTRONICS LETTERS, 2000, 36 (09) : 785 - 786
  • [27] Efficient Flip-Flop Merging Technique for Clock Power Reduction
    Abinaya, A.
    Sivaranjani, S.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 326 - 329
  • [28] An energy efficient half-static clock-gating D-type flip-flop
    Tam, Wing-Shan
    Wong, Oi-Ying
    Mok, Ka-Yan
    Kok, Chi-Wah
    Wong, Hei
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 325 - 328
  • [29] AN ENERGY EFFICIENT HALF-STATIC CLOCK-GATING D-TYPE FLIP-FLOP
    Tam, Wing-Shan
    Wong, Oi-Ying
    Mok, Ka-Yan
    Kok, Chi-Wah
    Wong, Hei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (03) : 635 - 654
  • [30] Flip-Flop Upsets From Single-Event-Transients in 65 nm Clock Circuits
    Wissel, Larry
    Heidel, David F.
    Gordon, Michael S.
    Rodbell, Kenneth P.
    Stawiasz, Kevin
    Cannon, Ethan H.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3145 - 3151