共 50 条
- [1] A new single-clock flip-flop for half-swing clocking PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 117 - 120
- [3] A new reduced clock-swing flip-flop: NAND-type keeper flip-flop (NDKFF) PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 129 - 132
- [4] Half VDD clock-swing flip-flop with reduced contention for up to 60% power saving in clock distribution ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 190 - +
- [5] A reduced clock-swing flip-flop (RCSFF) for 63% clock power reduction 1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 97 - 98
- [8] A low-swing clock double-edge triggered flip-flop 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186