A new single-clock flip-flop for half-swing clocking

被引:0
|
作者
Kwon, YS [1 ]
Park, IC [1 ]
Kyung, CM [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Yusong Gu, Taejon 305701, South Korea
关键词
low-power circuit; clocking power; half-swing clocking;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new hip-hop configuration for half-swing clocking is proposed to save total clocking power. In the proposed scheme, only NMOS's are clocked with the half-swing clock in order to make it operate without level converters or any additional logics which were used in the earlier half-swing clocking schemes. V-cc is supplied to the random logic circuits and flip-flops while V-cc/2 is supplied to the clock network and some parts of the Aip-flop to reduce the power consumed in the clock network. Compared to the conventional scheme, the proposed flip-flop configuration can save the clocking power by 40%.
引用
收藏
页码:2521 / 2526
页数:6
相关论文
共 50 条
  • [1] A new single-clock flip-flop for half-swing clocking
    Kwon, YS
    Park, BI
    Park, IC
    Kyung, CM
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 117 - 120
  • [2] A low-power half-swing clocking scheme for flip-flop with complementary gate and source drive
    Kim, JC
    Lee, SH
    Park, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (09) : 1777 - 1779
  • [3] A new reduced clock-swing flip-flop: NAND-type keeper flip-flop (NDKFF)
    Tokumasu, M
    Fujii, H
    Ohta, M
    Fuse, T
    Kameyama, A
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 129 - 132
  • [4] Half VDD clock-swing flip-flop with reduced contention for up to 60% power saving in clock distribution
    Levacq, David
    Yazid, Muhammad
    Kawaguchi, Hiroshi
    Takamiya, Makoto
    Sakurai, Takayasu
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 190 - +
  • [5] A reduced clock-swing flip-flop (RCSFF) for 63% clock power reduction
    Kawaguchi, H
    Sakurai, T
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 97 - 98
  • [6] A reduced clock-swing flip-flop (RCSFF) for 63% power reduction
    Kawaguchi, H
    Sakurai, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (05) : 807 - 811
  • [7] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 648 - 652
  • [8] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186
  • [9] A single-clock asynchronous-input COSL set-reset flip-flop and SFQ to voltage state interface
    Fourie, CJ
    Perold, WJ
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 263 - 266
  • [10] Prescaler using complementary clocking dynamic flip-flop
    Han, SH
    Youn, YS
    Kim, CS
    Yu, HK
    Park, MY
    ELECTRONICS LETTERS, 2003, 39 (09) : 709 - 710