System prototyping by integration of reconfigurable hardware into a heterogeneous system model

被引:0
|
作者
Buchenrieder, K [1 ]
Nageldinger, U [1 ]
Pyttel, A [1 ]
Sedlmeier, A [1 ]
机构
[1] Infineon Technol AG, Corp Dev, D-81730 Munich, Germany
来源
13TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS | 2002年
关键词
Algorithm design and analysis; Field programmable gate arrays; Hardware; Prototypes; Software algorithms; Software performance; Software prototyping; Software standards; Software tools; Viterbi algorithm;
D O I
10.1109/IWRSP.2002.1029746
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an efficient methodology to functionally verify high performance algorithms using a Hardware/Software Prototype based on reconfigurable hardware attached to a standard PC. We start from a conceptual design on system level using the commercial Cadence Cierto VCC tool, by defining the system in several behavioral blocks, each of them having the functionality described in standard C or C++. This software-only system is then refined by selecting certain blocks to be implemented in hardware, which are then described in Handel-C, then compiled and mapped to Xilinx Virtex FPGAs. The hardware blocks are seamlessly integrated into the VCC environment by stub modules, which perform the hardware/software interfacing and communication via shared memory DMA transfers. This paper presents the methodology and illustrates it using an example of a Viterbi encoder/decoder.
引用
收藏
页码:115 / 121
页数:7
相关论文
共 50 条
  • [31] System Services for Reconfigurable Hardware Acceleration in Mobile Devices
    Ting, Hsin-Yu
    Sani, Ardalan Amiri
    Bozorgzadeh, Eli
    2018 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2018,
  • [32] A system-level approach to hardware reconfigurable systems
    Haubelt, Christian
    Otto, Stephan
    Grabbe, Cornelia
    Teich, Juergen
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 298 - 301
  • [33] Hardware/Software Infrastructure for ASIC Commissioning and Rapid System Prototyping
    Reichel, Peter
    Doege, Jens
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,
  • [34] Hardware Prototyping of Iris Recognition System: A Neural Network Approach
    Mei, Florence Choong Chiao
    Reaz, Mamun bin Ibne
    Leng, Tan Ai
    Mohd-Yasin, Faisal
    JURNAL KEJURUTERAAN, 2007, 19 : 77 - 85
  • [35] A virtual hardware system on a dynamically reconfigurable logic device
    Shibata, Y
    Uno, M
    Amano, H
    Furuta, K
    Fujii, T
    Motomura, M
    2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, : 295 - 296
  • [36] Hardware in a loop -: A system prototyping platform for MIMO-approaches
    Stege, M
    Schäfer, F
    Henker, M
    Fettweis, G
    2004 ITG: WORKSHOP ON SMART ANTENNAS, PROCEEDINGS, 2004, : 216 - 222
  • [37] CHAMELEON: A Dynamically Reconfigurable Heterogeneous Memory System
    Kotra, Jagadish B.
    Zhang, Haibo
    Alameldeen, Alaa R.
    Wilkerson, Chris
    Kandemir, Mahmut T.
    2018 51ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2018, : 533 - 545
  • [38] Evaluating Schedulers in a Reconfigurable Multicore Heterogeneous System
    Souza, Jeckson Dellagostin
    Gomes Cachola, Joao Victor
    Carro, Luigi
    Rutzig, Mateus Beck
    Schneider Beck, Antonio Carlos
    APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, : 261 - 272
  • [39] A HETEROGENEOUS AND RECONFIGURABLE MACHINE-VISION SYSTEM
    ANGUITA, D
    DIGESU, V
    GERARDI, G
    LENZITTI, B
    TEGOLO, D
    MACHINE VISION AND APPLICATIONS, 1995, 8 (05) : 343 - 350
  • [40] Towards a Dynamic and Reconfigurable Multicore Heterogeneous System
    Souza, Jeckson Dellagostin
    Carro, Luigi
    Schneider Beck, Antonio Carlos
    Rutzig, Mateus Beck
    PROCEEDINGS OF IV BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING SBESC 2014, 2014, : 73 - 78