System prototyping by integration of reconfigurable hardware into a heterogeneous system model

被引:0
|
作者
Buchenrieder, K [1 ]
Nageldinger, U [1 ]
Pyttel, A [1 ]
Sedlmeier, A [1 ]
机构
[1] Infineon Technol AG, Corp Dev, D-81730 Munich, Germany
来源
13TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS | 2002年
关键词
Algorithm design and analysis; Field programmable gate arrays; Hardware; Prototypes; Software algorithms; Software performance; Software prototyping; Software standards; Software tools; Viterbi algorithm;
D O I
10.1109/IWRSP.2002.1029746
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an efficient methodology to functionally verify high performance algorithms using a Hardware/Software Prototype based on reconfigurable hardware attached to a standard PC. We start from a conceptual design on system level using the commercial Cadence Cierto VCC tool, by defining the system in several behavioral blocks, each of them having the functionality described in standard C or C++. This software-only system is then refined by selecting certain blocks to be implemented in hardware, which are then described in Handel-C, then compiled and mapped to Xilinx Virtex FPGAs. The hardware blocks are seamlessly integrated into the VCC environment by stub modules, which perform the hardware/software interfacing and communication via shared memory DMA transfers. This paper presents the methodology and illustrates it using an example of a Viterbi encoder/decoder.
引用
收藏
页码:115 / 121
页数:7
相关论文
共 50 条
  • [21] Prototyping System Requirements Model
    Li, Xiaoshan
    Liu, Zhiming
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2008, 207 : 17 - 32
  • [22] A Multiscale Anisotropic Thermal Model of Chiplet Heterogeneous Integration System
    Wang, Chenghan
    Xu, Qinzhi
    Nie, Chuanjun
    Cao, He
    Liu, Jianyun
    Zhang, Daoqing
    Li, Zhiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (01) : 178 - 189
  • [23] UNIVERCM: The UNIversal VERsatile Computational Model for Heterogeneous System Integration
    Di Guglielmo, Luigi
    Fummi, Franco
    Pravadelli, Graziano
    Stefanni, Francesco
    Vinco, Sara
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (02) : 225 - 241
  • [24] Integration of the baroreflex control mechanism in a heterogeneous model of the cardiovascular system
    Fernandes, Luciano Goncalves
    Trenhago, Paulo Roberto
    Blanco, Pablo Javier
    Feijoo, Raul A.
    FASEB JOURNAL, 2012, 26
  • [25] On the integration of the baroreflex control mechanism in a heterogeneous model of the cardiovascular system
    Blanco, P. J.
    Trenhago, P. R.
    Fernandes, L. G.
    Feijoo, R. A.
    INTERNATIONAL JOURNAL FOR NUMERICAL METHODS IN BIOMEDICAL ENGINEERING, 2012, 28 (04) : 412 - 433
  • [26] Prototyping of a 5 GHz WLAN reconfigurable System-on-Chip
    Blionas, S
    Masselos, K
    Dre, C
    Drosos, C
    Ieromnimon, F
    Metafas, D
    Pagonis, T
    Pnevmatikakis, A
    Tatsaki, A
    Trimis, T
    Vontzalidis, A
    Vontzalidist, A
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (05) : 891 - 900
  • [27] Innovative virtual prototyping environment for reconfigurable manufacturing system engineering
    Vera, D. A.
    West, A.
    Harrison, R.
    PROCEEDINGS OF THE INSTITUTION OF MECHANICAL ENGINEERS PART B-JOURNAL OF ENGINEERING MANUFACTURE, 2009, 223 (06) : 609 - 621
  • [28] System-level design for partially reconfigurable hardware
    Qu, Yang
    Tiensyrja, Kari
    Soininen, Juha-Pekka
    Nurmi, Jari
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2738 - +
  • [29] A portable face recognition system using reconfigurable hardware
    Khan, J
    Rajagopalan, J
    Huang, RQ
    Vemuri, R
    ERSA '04: THE 2004 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2004, : 213 - 217
  • [30] Scalable QKD Postprocessing System With Reconfigurable Hardware Accelerator
    Venkatachalam, Natarajan
    Shingala, Foram P.
    Selvagangai, C.
    Priya, S. Hema
    Dillibabu, S.
    Chandravanshi, Pooja
    Singh, Ravindra P.
    IEEE TRANSACTIONS ON QUANTUM ENGINEERING, 2023, 4 : 1 - 14