A Novel Flexible 3-D Heterogeneous Integration Scheme Using Electroless Plating on Chips With Advanced Technology Node

被引:7
|
作者
Hu, Yu-Chen [1 ]
Lin, Chun-Pin [2 ]
Chang, Yao-Jen [1 ]
Chang, Nien-Shyang [2 ]
Sheu, Ming-Hwa [2 ]
Chen, Chi-Shi [2 ]
Chen, Kuan-Neng [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30050, Taiwan
[2] Natl Appl Res Labs, Chip Implementat Ctr, Hsinchu 300, Taiwan
关键词
3-D integration; heterogeneous;
D O I
10.1109/TED.2015.2487041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel 3-D chip-level heterogeneous integration scheme for low cost and rapid pilot demonstration is proposed in this paper. The conventional Bumping fabrication is done at wafer level. However, due to the high cost of whole wafer, opting for chips with advanced technology node is a better alternative. Therefore, with the difficulties of the bumping process at chip level, 3-D heterogeneous integration by chip stacking faces challenges. This paper presents a novel heterogeneous integration platform by using electroless plating on chips and pillar bump on wafers before stacking. This integration platform can be applied to chip-to-chip or chip-to-wafer scheme when chips are fabricated from costly advanced technology node.
引用
收藏
页码:4343 / 4348
页数:6
相关论文
共 48 条
  • [31] Reconfigured-Wafer-to-Wafer 3-D Integration Using Parallel Self-Assembly of Chips With Cu-SnAg Microbumps and a Nonconductive Film
    Fukushima, Takafumi
    Bea, Jichoel
    Kino, Hisashi
    Nagai, Chisato
    Murugesan, Mariappan
    Hashiguchi, Hideto
    Lee, Kang-Wook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) : 533 - 539
  • [32] Preparation of Large Grain Size Polysilicon Using Long-Pulse Green Laser Annealing for 3-D Integration Technology
    Liu, Jinbiao
    Mao, Shujuan
    Xu, Jing
    Chen, Zhuo
    Bai, Guobin
    He, Xiaobin
    Xiong, Wenjuan
    He, Yanping
    Yu, Jiahan
    Li, Junfeng
    Sun, Xianglie
    Wang, Guilei
    Zhao, Chao
    Luo, Jun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1957 - 1962
  • [33] Multichip Self-Assembly Technology for Advanced Die-to-Wafer 3-D Integration to Precisely Align Known Good Dies in Batch Processing
    Fukushima, Takafumi
    Iwata, Eiji
    Ohara, Yuki
    Murugesan, Mariappan
    Bea, Jichoel
    Lee, Kangwook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (12): : 1873 - 1884
  • [34] Measurement of Soft Magnetic Composite Material Using an Improved 3-D Tester With Flexible Excitation Coils and Novel Sensing Coils
    Li, Yongjian
    Zhu, Jianguo
    Yang, Qingxin
    Lin, Zhi Wei
    Guo, Youguang
    Wang, Yi
    IEEE TRANSACTIONS ON MAGNETICS, 2010, 46 (06) : 1971 - 1974
  • [35] A novel 3-D BiCMOS technology using selective epitaxy growth (SEG) and lateral solid phase epitaxial (LSPE)
    Liu, HT
    Kumar, M
    Sin, JKO
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (03) : 151 - 153
  • [36] A novel high-Q and wide-frequency-range inductor using Si 3-D MMIC technology
    Kamogawa, K
    Nishikawa, K
    Toyoda, I
    Tokumitsu, T
    Tanaka, M
    IEEE MICROWAVE AND GUIDED WAVE LETTERS, 1999, 9 (01): : 16 - 18
  • [37] A Novel Methodology for Power Delivery Network Optimization in 3-D ICs Using Through-Silicon-Via Technology
    Lee, Bongki
    Ahn, Byunggyu
    Kim, Jaehwan
    Kim, Minbeom
    Chong, Jongwha
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [38] 3D heterogeneous integration of wideband RF chips using silicon-based adapter board technology; [基于硅转接板工艺的宽带射频芯片三维异构集成]
    Wang Y.
    Wei W.
    Yang D.
    Sun B.
    Zhang X.
    Zhang Y.
    Huang F.
    Journal of Southeast University (English Edition), 2021, 37 (01) : 8 - 13
  • [39] Compact Harmonic Suppression Low-Pass Filters With Stacked Dual RDL Structures Using 3-D Glass-Based Advanced Packaging Technology
    Zhang, Qi
    Cao, Yazi
    Wang, Gaofeng
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2025, 35 (01): : 47 - 50
  • [40] Novel Hybrid Bonding Technology Using Ultra-High Density Cu Nano-Pillar for Exascale 2.5D/3D Integration
    Lee, Kangwook
    Bea, Jichel
    Fukushima, Takafumi
    Ramalingam, Suresh
    Wu, Xin
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (01) : 81 - 83