Compact Model of a CBRAM Cell in Verilog-A

被引:0
|
作者
Reyboz, M. [1 ]
Onkaraiah, S. [1 ]
Palma, G. [1 ]
Vianello, E. [1 ]
Perniola, L. [1 ]
机构
[1] CEA, LETI, MINATEC Campus,17 Rue Martyrs, F-38054 Grenoble 9, France
来源
2012 12TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM | 2012年
关键词
CBRAM; resistive memory; NV RAM; compact modeling; Verilog-A;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
CBRAMs (Conductive Bridging Random Access Memory) are a kind of Resistive Random Access Memories (RRAMs) fabricated in the BEOL (Back-End-Of-Line). They are a promising breakthrough for including permanent retention mechanisms (non-volatility) in embedded systems at low cost. Thus, they are becoming very interesting for the designers community as well. To use this device to design innovative circuits, a compact model is mandatory. In this paper, we propose a continuous physical compact model, written in Verilog-A. Main advantage of this approach is its robustness compared to macromodel approach. Moreover, our approach provides more flexibility compared to a behavioural model for adding multilevel aspect. The model is calibrated with the characterization results and integrated in Cadence design flow using Eldo simulator.
引用
收藏
页码:94 / 97
页数:4
相关论文
共 50 条
  • [31] Compact Modelling of Non-linear Components in Verilog-A
    Hodzic, Mujo
    Mujcic, Aljo
    ADVANCED TECHNOLOGIES, SYSTEMS, AND APPLICATIONS, 2017, 3 : 323 - 334
  • [32] An Approximated Verilog-A Model for Memristive Devices
    Lupo, Nicola
    Bonizzoni, Edoardo
    Perez, Eduardo
    Wenger, Christian
    Maloberti, Franco
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [33] Verilog-A Compact Model for Oxide-based Resistive Random Access Memory(RRAM)
    Jiang, Zizhen
    Yu, Shimeng
    Wu, Yi
    Engel, Jesse H.
    Guan, Ximeng
    Wong, H. -S. Philip
    2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2014, : 41 - 44
  • [34] Analog RF model development with Verilog-A
    Troyanovsky, B
    O'Halloran, P
    Mierzwinski, M
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 287 - 290
  • [35] Verilog-A Compact Model for a Novel Cu/SiO2/W Quantum Memristor
    Nandakumar, S. R.
    Rajendran, Bipin
    2016 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2016, : 169 - 172
  • [36] Verilog-A implementation of a double-gate junctionless compact model for DC circuit simulations
    Alvarado, J.
    Flores, P.
    Romero, S.
    Avila-Herrera, F.
    Gonzalez, V.
    Soto-Cruz, B. S.
    Cerdeira, A.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (07)
  • [37] Verilog-A Model for Phase Change Memory Simulation
    Kwong, K. C.
    Li, Lin
    He, Jin
    Chan, Mansun
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 492 - 495
  • [38] Compact modeling of DG-Tunnel FET for Verilog-A Implementation
    Biswas, Arnab
    De Michielis, Luca
    Bazigos, Antonios
    Ionescu, Adrian Mihai
    ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 40 - 43
  • [39] Compact modeling of photonic devices in Verilog-A for integrated circuit design
    de Foucauld, Emeric
    Rozeau, Olivier
    Myko, Andre
    Fowler, Daivid
    Virot, Leopold
    Gays, Fabien
    SOLID-STATE ELECTRONICS, 2023, 200
  • [40] Simulation of RRAM memory circuits, a Verilog-A compact modeling approach
    Gonzalez-Cordero, G.
    Roldan, J. B.
    Jimenez-Molinos, F.
    2016 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS 2016), 2016, : 243 - 248