Circuit design using Schmitt Trigger to reliability improvement

被引:0
|
作者
Zimpeck, A. L. [1 ,2 ]
Meinhardt, C. [3 ]
Artola, L. [4 ]
Hubert, G. [4 ]
Kastensmidt, F. L. [1 ]
Reis, R. A. L. [1 ]
机构
[1] Univ Fed Rio Grande Sul UFRGS, Inst Informat, PPGC PGMicro, Porto Alegre, RS, Brazil
[2] Univ Catolica Pelotas UCPel, Ctr Ciencias Sociais & Tecnol, PGEEC, Pelotas, RS, Brazil
[3] Univ Fed Santa Catarina UFSC, Dept Informat & Estat, Florianopolis, SC, Brazil
[4] Univ Toulouse, ONERA DPHY, Toulouse, France
关键词
IMPACT;
D O I
10.1016/j.microrel.2020.113754
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a design strategy to reduce the impact of process variations and soft error susceptibility in FinFET circuits. The mitigation is provided by connecting a Schmitt Trigger at the logic gate output. The improvements in power and delay variability can reach up to 32.6% and 42.1%, respectively, with logic cells almost immune to soft error even at the near-threshold regime. When compared with other circuit-level methods such as sleep transistor, decoupling cells, and transistor reordering, on average, the Schmitt Trigger technique is at least 6%, 8%, and 10.5% more robust to process variability, respectively.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] INTEGRATED SCHMITT TRIGGER - VERSATILE DESIGN COMPONENT
    DEFALCO, JA
    ELECTRONICS, 1972, 45 (16): : 83 - &
  • [42] USING A LINE RECEIVER AS A SCHMITT TRIGGER
    LINDSKAG, B
    ELECTRONIC ENGINEERING, 1973, 45 (540): : 20 - 21
  • [43] On Using Schmitt Trigger for Digital Logic
    Beiu, Valeriu
    Tache, Mihai
    2015 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2015, : 197 - 200
  • [44] Circuit and Latch Capable of Masking Soft Errors with Schmitt Trigger
    Yoichi Sasaki
    Kazuteru Namba
    Hideo Ito
    Journal of Electronic Testing, 2008, 24 : 11 - 19
  • [45] MIXED-MODE SCHMITT TRIGGER EQUIVALENT-CIRCUIT
    CHAVEZ, SRR
    ELECTRONICS LETTERS, 1995, 31 (03) : 152 - 154
  • [46] Weak point and improvement of CMOS Schmitt trigger circuit used in microcontroller about ND-mode ESD
    Jeong, Jae-Seong
    Lee, Jung-Min
    Park, Sang-Deuk
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 558 - +
  • [47] Design & Optimization of FinFET based Schmitt Trigger using Leakage Reduction Techniques
    Sharma, Pawan
    Khandelwal, Saurabh
    Akashe, Shyam
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 70 - 74
  • [48] A high-speed direct bootstrapped CMOS schmitt trigger circuit
    Dejhan, K
    Tooprakai, P
    Rerkmaneewan, T
    Soonyeekan, C
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 68 - 71
  • [49] Implementation of a Ramp Generator with Schmitt Trigger Circuit for PWM Modulator Applications
    Lee, Min-Chin
    Chen, Yi-Chiuan
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2017, : 2176 - 2182
  • [50] NMOS only Schmitt trigger circuit for NBTI resilient CMOS circuits
    Shah, A. P.
    Yadav, N.
    Beohar, A.
    Vishvakarma, S. K.
    ELECTRONICS LETTERS, 2018, 54 (14) : 868 - 869