Circuit design using Schmitt Trigger to reliability improvement

被引:0
|
作者
Zimpeck, A. L. [1 ,2 ]
Meinhardt, C. [3 ]
Artola, L. [4 ]
Hubert, G. [4 ]
Kastensmidt, F. L. [1 ]
Reis, R. A. L. [1 ]
机构
[1] Univ Fed Rio Grande Sul UFRGS, Inst Informat, PPGC PGMicro, Porto Alegre, RS, Brazil
[2] Univ Catolica Pelotas UCPel, Ctr Ciencias Sociais & Tecnol, PGEEC, Pelotas, RS, Brazil
[3] Univ Fed Santa Catarina UFSC, Dept Informat & Estat, Florianopolis, SC, Brazil
[4] Univ Toulouse, ONERA DPHY, Toulouse, France
关键词
IMPACT;
D O I
10.1016/j.microrel.2020.113754
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a design strategy to reduce the impact of process variations and soft error susceptibility in FinFET circuits. The mitigation is provided by connecting a Schmitt Trigger at the logic gate output. The improvements in power and delay variability can reach up to 32.6% and 42.1%, respectively, with logic cells almost immune to soft error even at the near-threshold regime. When compared with other circuit-level methods such as sleep transistor, decoupling cells, and transistor reordering, on average, the Schmitt Trigger technique is at least 6%, 8%, and 10.5% more robust to process variability, respectively.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] A high speed and low voltage BiCMOS Schmitt trigger circuit
    Suriyaammaranon, C
    Dejhan, K
    Cheevasuvit, F
    Soonyeekan, C
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 3 - 5
  • [32] EFFECT OF DRIVING PULSE SHAPE ON THE PERFORMANCE OF A SCHMITT TRIGGER CIRCUIT
    FAIRSTEIN, E
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1956, 27 (07): : 483 - 484
  • [33] A NOVEL SCHMITT-TRIGGER CIRCUIT WITH GAAS-MESFETS
    ENNING, B
    FREQUENZ, 1990, 44 (05) : 155 - 157
  • [34] A novel simulation program with integrated circuit emphasis (SPICE) model of ferroelectric capacitors using schmitt trigger circuit
    Yamamoto, Shuu'ichirou
    Kato, Takumi
    Ishiwara, Hiroshi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2001, 40 (4 B): : 2928 - 2934
  • [35] A novel simulation program with integrated circuit emphasis (SPICE) model of ferroelectric capacitors using Schmitt trigger circuit
    Yamamoto, S
    Kato, T
    Ishiwara, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (4B): : 2928 - 2934
  • [36] Fully electronically controllable Schmitt trigger circuit with dual hysteresis
    Kumar, A.
    Chaturvedi, B.
    ELECTRONICS LETTERS, 2017, 53 (07) : 459 - 461
  • [37] TTL-SCHMITT TRIGGER IS A VERSATILE CIRCUIT ELEMENT.
    Tenny, Ralph
    EDN, 1975, 20 (06): : 75 - 76
  • [38] Circuit and latch capable of masking soft errors with schmitt trigger
    Sasaki, Yoichi
    Namba, Kazuteru
    Ito, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3): : 11 - 19
  • [39] Development of undervoltage lockout (UVLO) circuit configurated Schmitt trigger
    Cho, Min-Hyeong
    Lee, Won-Ho
    Kim, Jin-Su
    Sa, Yui-Hwan
    Kim, Hi-Seok
    Cha, Hyeong-Woo
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 59 - 60
  • [40] GaAs Schmitt trigger memory cell design
    Law, OMK
    Salama, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1190 - 1192