Optimizing FinFET Technology for High-Speed and Low-Power Design

被引:0
|
作者
Sairam, Tarun [1 ]
Zhao, Wei [1 ]
Cao, Yu [1 ]
机构
[1] Sun Microsyst Inc, Sunnyvale, CA USA
关键词
FinFET; Threshold Voltage; Power; Energy; Speed; Noise Margin; Variations;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The threshold voltage (V(th)) of a FinFET device varies between the on and off mode: V(th) is lower when the transistor is on and it is higher when the transistor is off. Such a property is ideal for low-power designs with low supply voltage (V(dd)). The low V(th) provides high circuit speed even when V(dd) is low, while the high standby V(th) effectively controls the leakage. In this work, we exploit this property to achieve both high-speed and low-power operations. First, we develop an equivalent sub-circuit model of a FinFET transistor for design explorations. The accuracy of this model is verified with TCAD simulations. Then, we optimize key device parameters to obtain a large range of V(th) between dynamic and standby mode: a thicker gate oxide and a thinner silicon body are desirable for this low-power design. Using the optimized FinFET device at 32nm node, we demonstrate that more than 35% reduction in total energy can be achieved without sacrificing the speed. We further benchmark the performance of representative logic and memory units under process variations.
引用
收藏
页码:73 / 77
页数:5
相关论文
共 50 条
  • [31] The Design of a Low-Power High-Speed Current Comparator in 0.35-μm CMOS Technology
    Ziabakhsh, Soheil
    Alavi-Rad, Hosein
    Alavi-Rad, Mohammad
    Mortazavi, Mohammad
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 107 - +
  • [32] Design and simulation of high-speed and low-power memcapacitor-based nonvolatile static cells using FinFET transistors
    Abbasi, Alireza
    Setoudeh, Farbod
    Tavakoli, Mohammad Bagher
    Horri, Ashkan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (07)
  • [33] Design of efficient 22 nm, 20-FinFET full adder for low-power and high-speed arithmetic units
    Jeevan Battini
    Sivani Kosaraju
    Silicon, 2023, 15 : 993 - 1002
  • [34] Low-power super-threshold FinFET domino logic circuits for high-speed applications
    Bo, Hong
    Jianping, Hu
    Dongmei, Li
    Chenghao, Han
    Open Automation and Control Systems Journal, 2014, 6 (01): : 907 - 912
  • [35] Design of efficient 22 nm, 20-FinFET full adder for low-power and high-speed arithmetic units
    Battini, Jeevan
    Kosaraju, Sivani
    SILICON, 2023, 15 (02) : 993 - 1002
  • [36] Design of FPGA's High-speed and Low-power Programmable Interconnect
    Chen, Weitong
    Li, Lei
    Lu, Peng
    Lai, Jinmei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 707 - 709
  • [37] Low-Power and High-Speed Approximate Multiplier Design with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 89 - 96
  • [38] Pipelining method for low-power and high-speed SAR ADC design
    Ziba Fazel
    Saeed Saeedi
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 353 - 368
  • [39] Pipelining method for low-power and high-speed SAR ADC design
    Fazel, Ziba
    Saeedi, Saeed
    Atarodi, Mojtaba
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (03) : 353 - 368
  • [40] Design and Analysis of Low-Power High-Speed Clocked Digital Comparator
    Thakre, Sameer
    Srivastava, Pankaj
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 638 - 642