Optimizing FinFET Technology for High-Speed and Low-Power Design

被引:0
|
作者
Sairam, Tarun [1 ]
Zhao, Wei [1 ]
Cao, Yu [1 ]
机构
[1] Sun Microsyst Inc, Sunnyvale, CA USA
关键词
FinFET; Threshold Voltage; Power; Energy; Speed; Noise Margin; Variations;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The threshold voltage (V(th)) of a FinFET device varies between the on and off mode: V(th) is lower when the transistor is on and it is higher when the transistor is off. Such a property is ideal for low-power designs with low supply voltage (V(dd)). The low V(th) provides high circuit speed even when V(dd) is low, while the high standby V(th) effectively controls the leakage. In this work, we exploit this property to achieve both high-speed and low-power operations. First, we develop an equivalent sub-circuit model of a FinFET transistor for design explorations. The accuracy of this model is verified with TCAD simulations. Then, we optimize key device parameters to obtain a large range of V(th) between dynamic and standby mode: a thicker gate oxide and a thinner silicon body are desirable for this low-power design. Using the optimized FinFET device at 32nm node, we demonstrate that more than 35% reduction in total energy can be achieved without sacrificing the speed. We further benchmark the performance of representative logic and memory units under process variations.
引用
收藏
页码:73 / 77
页数:5
相关论文
共 50 条
  • [21] ASIC Design of High-Speed Low-Power HDLC Controller
    陈禾
    韩月秋
    Journal of Beijing Institute of Technology(English Edition), 2003, (English Edition) : 66 - 69
  • [22] Design criterion for high-speed low-power SC circuits
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (10) : 1067 - 1078
  • [23] High-speed and low-power UWB radio system design
    Namgoong, Won
    CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 1320 - 1323
  • [24] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [25] Impact of strain on the design of low-power high-speed circuits
    Ramakrishnan, H.
    Maharatna, K.
    Chattopadhyay, S.
    Yakovlev, A.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1153 - +
  • [26] Design of low-power high-speed bipolar frequency dividers
    Alioto, M
    Di Cataldo, G
    Palumbo, G
    ELECTRONICS LETTERS, 2002, 38 (04) : 158 - 160
  • [27] Design of A High-Speed Low-Power Multiport Register File
    Li, Shenglong
    Li, Zhaolin
    Wang, Fang
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 408 - +
  • [28] Analysis and design of high-speed and low-power CMOS PLAs
    Wang, JS
    Chang, CR
    Yeh, CW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1250 - 1262
  • [29] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [30] Low-Power and High-Speed Technique for logic Gates in 20nm Double-Gate FinFET Technology
    Priydarshi, A.
    Chattopadhyay, M. K.
    INTERNATIONAL CONFERENCE ON RECENT TRENDS IN PHYSICS 2016 (ICRTP2016), 2016, 755