BUSFET - A radiation-hardened SOI transistor

被引:44
|
作者
Schwank, JR [1 ]
Shaneyfelt, MR [1 ]
Draper, BL [1 ]
Dodd, PE [1 ]
机构
[1] Sandia Natl Labs, Albuquerque, NM 87185 USA
关键词
D O I
10.1109/23.819158
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The total-dose hardness of SOI technology is limited by radiation-induced charge trapping in gate, field, and SOI buried oxides. Charge trapping in the buried oxide can lead to back-channel leakage and makes hardening SOI transistors more challenging than hardening bulk-silicon transistors. Two avenues for hardening the back-channel are 1) to use specially prepared SOI buried oxides that reduce the net amount of trapped positive charge or 2) to design transistors that are less sensitive to the effects of trapped charge in the buried oxide. In this work, we propose a partially-depleted SOI transistor structure for mitigating the effects of trapped charge in the buried oxide on radiation hardness. We call this structure the BUSFET - Body Under Source FET. The BUSFET utilizes a shallow source and a deep drain. As a result, the silicon depletion region at the back channel caused by radiation-induced charge trapping in the buried oxide does not form a conducting path between source and drain. Thus, the BUSFET structure design can significantly reduce radiation-induced back-channel leakage without using specially prepared buried oxides. Total dose hardness is achieved without degrading the intrinsic SEU or dose rate hardness of SOI technology. The effectiveness of the BUSFET structure for reducing total-dose back-channel leakage depends on several variables, including the top silicon film thickness and doping concentration, and the depth of the source. 3-D simulations show that for a body doping concentration of 10(18) cm(-3) a drain bias of 3 V, and a source depth of 90 nm, a silicon film thickness of 180 nm is sufficient to almost completely eliminate radiation-induced back-channel leakage. However, for a doping concentration of 3x10(17) cm(-3), a thicker silicon film (300 nm) must be used.
引用
收藏
页码:1809 / 1816
页数:8
相关论文
共 50 条
  • [21] RADIATION-HARDENED JFET DEVICES AND CMOS CIRCUITS FABRICATED IN SOI FILMS.
    Tsaur, B-Y
    Sferrino, Y.J.
    Choi, H.K.
    Chen, C.K.
    Mountain, R.W.
    Schott, J.T.
    Shedd, W.M.
    LaPierre, D.C.
    Blanchard, R.
    IEEE Transactions on Nuclear Science, 1986, NS-33 (06)
  • [22] Impact of TID on Within-Wafer Variability of Radiation-Hardened SOI Wafers
    Zheng, Qiwen
    Cui, Jiangwei
    Yu, Xuefeng
    Li, Yudong
    Lu, Wu
    He, Chengfa
    Guo, Qi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (07) : 1423 - 1429
  • [23] RADIATION-HARDENED DEPOSITED OXIDES
    MEULENBERG, A
    COMSAT TECHNICAL REVIEW, 1988, 18 (02): : 269 - 282
  • [24] A radiation-hardened structured ASIC
    Flores, Richard S.
    Electronic Device Failure Analysis, 2006, 8 (02): : 28 - 34
  • [25] RADIATION-HARDENED ASPHALTITE COMPOSITES
    PERSINEN, AA
    TRUBYATCHINSKAYA, VN
    TOLMACHEVA, TP
    JOURNAL OF APPLIED CHEMISTRY OF THE USSR, 1981, 54 (02): : 203 - 206
  • [26] RADIATION-HARDENED MICROELECTRONICS FOR ACCELERATORS
    GOVER, JE
    FISCHER, TA
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1988, 35 (01) : 160 - 165
  • [27] On-Board Networks with Radiation-Hardened 45nm SOI Standard Components
    Rickard, Dale
    Hutcheson, David
    Santee, Steven
    Pirkl, Dan
    Robertson, Jeffrey
    Stanley, Daniel
    Ross, Jason
    Hanley, Mary
    Trippe, Daniel
    Fleming, Patrick
    Livoti, James
    Nisar, Ashraf
    Robertazzi, Jeannine
    Federico, Jacob
    Lauper, Bryon
    Knowles, Kenneth
    Blumen, Arthur
    Koehler, Jennifer
    Gilliam, Jane
    Saari, Brian
    Shaffer, Mark
    Richards, Randall
    Chan, Ernesto
    Berger, Richard
    Matta, John
    2015 IEEE AEROSPACE CONFERENCE, 2015,
  • [28] A radiation-hardened Buck converter
    Yang, Pengbo
    Luo, Ping
    Li, Bo
    Xiao, Haoyang
    Lin, Rongxun
    Zhou, Xiao
    Zhen, Shaowei
    IEICE ELECTRONICS EXPRESS, 2019, 16 (13):
  • [29] A Radiation-Hardened CMOS Full-Adder Based on Layout Selective Transistor Duplication
    Azimi, Sarah
    De Sio, Corrado
    Sterpone, Luca
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (08) : 1596 - 1600
  • [30] Aspect Ratio Modeling of Radiation-Hardened 8-Shape Enclosed Layout Transistor
    Wu, Yucao
    Luo, Ping
    Zhang, Bo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (08) : 2076 - 2084