Field Programmable Gate Array Realization of Microprogrammed Controller based Parallel Digital FIR Filter Architecture

被引:0
|
作者
BenSaleh, Mohammed S. [1 ]
Qasim, Syed Manzoor [1 ]
Bahaidarah, M. [1 ]
AlObaisi, H. [1 ]
AlSharif, T. [2 ]
AlZahrani, M. [2 ]
AlOnazi, H. [3 ]
机构
[1] King Abdulaziz City Sci & Technol, Natl Ctr Elect Commun & Photon, Riyadh, Saudi Arabia
[2] King Abdulaziz Univ, Coll Engn, Elect & Comp Engn Dept, Jeddah, Saudi Arabia
[3] King Saud Univ, Dept Elect Engn, Coll Engn, Riyadh, Saudi Arabia
来源
WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2012, VOL II | 2012年
关键词
Digital Design; FPGA; Finite Impulse Response (FIR) Filter; Microprogrammed Controller; VHDL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents Field Programmable Gate Array (FPGA) realization of parallel architecture of microprogrammed controller based digital finite impulse response (FIR) filter. Digital FIR filter consists of a datapath and control unit. The datapath unit for the parallel FIR filter is a combination of bunch of registers, multipliers, adders and other digital building blocks. In this paper, we used the microprogrammed controller to control the operation of the datapath unit. The main advantage of the microprogrammed controller is its flexibility in modifying the microprogram stored in ROM based control memory. To demonstrate the proposed technique, we present a case study of third-order FIR filter. The parallel architecture is coded using VHDL based top-down hierarchical design methodology and realized in Spartan-3E FPGA using Xilinx ISE Webpack 12.2. Based on the FPGA implementation results, the maximum operating frequency of the third-order FIR filter is found to be 74.189 MHz and utilizing minimal FPGA resources. This leaves plenty of FPGA resources available for extending the design to realize higher order and high speed FIR filters which are commonly used in video and image processing applications.
引用
收藏
页码:828 / 831
页数:4
相关论文
共 50 条
  • [31] Optimization Design of Low Power Consumption Kalman Filter Based on Field Programmable Gate Array
    Lv Changzhi
    Li Weikuo
    Song Jun
    Fan Di
    Lu Xiushan
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 677 - 684
  • [32] Architecture optimization of nanobridge-based field-programmable gate array and its evaluation
    Bai, Xu
    Sakamoto, Toshitsugu
    Tsuji, Yukihide
    Miyamura, Makoto
    Morioka, Ayuka
    Nebashi, Ryusuke
    Tada, Munehiro
    Banno, Naoki
    Okamoto, Koichiro
    Iguchi, Noriyuki
    Hada, Hiromitsu
    Sugibayashi, Tadahiko
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (04)
  • [33] The design of an SRAM-based field-programmable gate array -: Part I:: Architecture
    Chow, P
    Seo, SO
    Rose, J
    Chung, K
    Páez-Monzón, G
    Rahardja, I
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (02) : 191 - 197
  • [34] A Rotation-based Data Buffering Architecture for Convolution Filtering in a Field Programmable Gate Array
    Lu, Zhijian
    Wu, Yanxia
    Guo, Zhenhua
    Gu, Guochang
    JOURNAL OF COMPUTERS, 2013, 8 (06) : 1411 - 1416
  • [35] A Flexible Pulse Generator Based on a Field Programmable Gate Array Architecture for Functional Electrical Stimulation
    Mercado-Gutierrez, Jorge A.
    Dominguez, Ricardo
    Hernandez-Popo, Ignacio
    Quinzanos-Fresnedo, Jimena
    Vera-Hernandez, Arturo
    Leija-Salas, Lorenzo
    Gutierrez-Martinez, Josefina
    FRONTIERS IN NEUROSCIENCE, 2022, 15
  • [36] Implementation of Field Programmable Gate Array based Maximum Power Point Tracking Controller of Photovoltaic System
    Al-Mohaya, Mukarram A. M.
    Mahamad, Abd Kadir
    Saon, Sharifah
    PROCEEDINGS OF THE 2013 IEEE 7TH INTERNATIONAL POWER ENGINEERING AND OPTIMIZATION CONFERENCE (PEOCO2013), 2013, : 718 - 721
  • [37] Development of a Field Programmable GATE Array Based Computer to Controller Area Network Store and Forward Buffer
    Jayarathne, D. G. N.
    Jayananda, M. K.
    2014 7TH INTERNATIONAL CONFERENCE ON INFORMATION AND AUTOMATION FOR SUSTAINABILITY (ICIAFS), 2014,
  • [38] The Development of Dynamically Reconfigurable Devices of Digital Signal Processing Based on Field Programmable Gate Array
    Pirogov, A. A.
    Glotov, V. V.
    Pirogova, Yu A.
    Gvozdenko, S. A.
    Bashkirov, A., V
    VII INTERNATIONAL YOUNG RESEARCHERS' CONFERENCE - PHYSICS, TECHNOLOGY, INNOVATIONS (PTI-2020), 2020, 2313
  • [39] Field Programmable Gate Array based implementation of Digital Down Converter for Magnetic Resonance Imaging
    Dalvi, Pradnya
    Patil, Pravin
    Verma, Dharmesh
    Merugu, Radhaprasanna
    2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [40] Field-programmable gate array (FPGA) based programmable digital emulator of vibratory microelectromechanical systems (MEMS) gyroscopes
    Narang, Sanjoli
    Tallur, Siddharth
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2022, 93 (03):